Bugra Onal
|
859548f19f
|
Templatable verilog file
|
2022-07-28 15:03:41 -07:00 |
Bugra Onal
|
f08da6acc5
|
Fixed globals conflict
|
2022-07-28 15:03:41 -07:00 |
Bugra Onal
|
30f5638b9f
|
Replaced instances of addr_size with bank_addr
|
2022-07-28 15:03:41 -07:00 |
Bugra Onal
|
a0c6a0ad03
|
Set write_size default to word_size
|
2022-07-28 15:03:41 -07:00 |
Bugra Onal
|
29079bd6ac
|
Added conditional sections to template
|
2022-07-28 15:03:41 -07:00 |
Bugra Onal
|
24bb6f8c11
|
Multibank file generation (messy)
|
2022-07-28 15:03:37 -07:00 |
samuelkcrow
|
1c8aeaa68a
|
fix imports
|
2022-07-27 11:09:10 -07:00 |
samuelkcrow
|
2ff9ea4f78
|
move generic functions from control_logic module to new control_logic_base module
|
2022-07-26 23:22:02 -07:00 |
mrg
|
5db470155e
|
Fix print errors in code format unit test.
|
2022-07-26 12:20:15 -07:00 |
mrg
|
69d5731d67
|
Merge branch 'dev' of github.com:VLSIDA/PrivateRAM into dev
|
2022-07-22 13:47:19 -07:00 |
Matt Guthaus
|
f1e452c8e3
|
Merge pull request #150 from erendn/fix_whitespace
Fix whitespace
|
2022-07-22 13:38:48 -07:00 |
samuelkcrow
|
f01e73328d
|
remove superfluous imports from multiport test
|
2022-07-22 13:12:03 -07:00 |
samuelkcrow
|
b82213caff
|
use packages for imports in modules
|
2022-07-22 12:56:47 -07:00 |
samuelkcrow
|
480862c765
|
remove sys.path.append calls from tests
|
2022-07-22 11:24:54 -07:00 |
Eren Dogan
|
03422be48c
|
Fix carriage return
|
2022-07-22 19:54:35 +03:00 |
Eren Dogan
|
e3fe8c3229
|
Remove line ending whitespace
|
2022-07-22 19:52:38 +03:00 |
Eren Dogan
|
2a778dca82
|
Add whitespace check to code format test
|
2022-07-22 18:22:40 +03:00 |
Eren Dogan
|
64c72ee19d
|
Fix typo
|
2022-07-22 18:15:27 +03:00 |
Eren Dogan
|
449c68ccae
|
Fix file setup in code format test
|
2022-07-22 18:11:14 +03:00 |
samuelkcrow
|
75efc476f7
|
add remaining tests
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
5fa0689c02
|
fix drc error in wlen_row
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
08ac1c176a
|
connect in pin via m2 instead of m3, passes lvs now
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
12c58b0457
|
use spice names for delay chain output pins in layout
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
73021be8eb
|
copy vertical bus spacing from control_logic.py
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
2611468dd7
|
replace route_supply with route supplies from control_logic.py
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
9182ad7c61
|
add m4 spacing for route_rails same as control_logic.py
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
7f52e63aca
|
route glitch3 to inverter on wen row
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
231dca5b51
|
route w_en A and B inputs via M3, fix delay chain outputs connection to vertical bus
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
74bf3770d9
|
move pins to m3, route in pin down to avoid m3 collision
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
7567db6fe9
|
add rw port unit test for delay control
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
96046096b4
|
delete unnecessary dirs
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
fd7a7c2564
|
routing mistake in route_wlen
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
1e1ec54275
|
fix indentation errors, typos, and missing iterator
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
3526a57864
|
don't route rbl to conrol logic
|
2022-07-21 19:35:02 -07:00 |
samuelkcrow
|
1d6bd78612
|
multi-delay layout pins and routing for them in control logic
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
d7b1368115
|
all route functions except for delay
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
63ea1588c1
|
more consise glitch names, remove pre_sen from vertical bus, typo in glitch2 placement
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
0a3c1dd9b8
|
remove pre_sen entirely, move inverter to wl_en row, complete placement functions
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
7b4af87fda
|
remove the cs_buf function call... smh
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
5edb511dab
|
try it without pre_sen
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
71f241f660
|
remove remaining cs_buf functions
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
67c1560df0
|
forgot other place with cs_buf
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
fede082b80
|
cs instead of cs_buf now that everything else is working
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
30b9c2fc25
|
remove glitch inverters from placement functions, move glitch1 to pen row
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
606260dd68
|
use odd number inverter chains from delay chain for delay instead of external inverters
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
b9b57ab6b3
|
double length of delay chain as well
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
06254fae72
|
forgot to multiply all delay chain pinouts by 2 because of previous design that only exposed pins for even numbered inverters in delay chain... oops
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
1d0741baa4
|
temporariliy commenting out path code that's making simulation fail.
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
ef2c9fe296
|
exclude rbl connection in sram base for delay control logic
|
2022-07-21 19:35:01 -07:00 |
samuelkcrow
|
7d4b718344
|
add most functions needed for delay control logic, fix multi-delay pin order issue
|
2022-07-21 19:35:01 -07:00 |