2019-04-26 21:21:50 +02:00
|
|
|
# See LICENSE for licensing information.
|
|
|
|
|
#
|
2021-01-22 20:23:28 +01:00
|
|
|
# Copyright (c) 2016-2021 Regents of the University of California and The Board
|
2019-06-14 17:43:41 +02:00
|
|
|
# of Regents for the Oklahoma Agricultural and Mechanical College
|
|
|
|
|
# (acting for and on behalf of Oklahoma State University)
|
|
|
|
|
# All rights reserved.
|
2019-04-26 21:21:50 +02:00
|
|
|
#
|
2016-11-08 18:57:35 +01:00
|
|
|
import debug
|
2020-11-03 02:00:15 +01:00
|
|
|
import bitcell_base
|
2020-02-12 14:48:58 +01:00
|
|
|
from tech import cell_properties as props
|
2020-11-04 00:24:44 +01:00
|
|
|
from tech import parameter, drc
|
|
|
|
|
import logical_effort
|
2016-11-08 18:57:35 +01:00
|
|
|
|
2020-11-03 01:00:16 +01:00
|
|
|
|
2020-11-13 19:07:40 +01:00
|
|
|
class replica_bitcell_2port(bitcell_base.bitcell_base):
|
2016-11-08 18:57:35 +01:00
|
|
|
"""
|
2020-11-13 19:07:40 +01:00
|
|
|
A single bit cell which is forced to store a 0.
|
2016-11-08 18:57:35 +01:00
|
|
|
This module implements the single memory cell used in the design. It
|
|
|
|
|
is a hand-made cell, so the layout and netlist should be available in
|
|
|
|
|
the technology library. """
|
|
|
|
|
|
2020-11-03 22:18:46 +01:00
|
|
|
def __init__(self, name):
|
2020-11-14 17:08:42 +01:00
|
|
|
super().__init__(name, prop=props.bitcell_2port)
|
2020-11-13 19:07:40 +01:00
|
|
|
debug.info(2, "Create replica bitcell 2 port object")
|
2020-11-03 15:29:17 +01:00
|
|
|
|
2019-08-08 10:57:04 +02:00
|
|
|
def get_stage_effort(self, load):
|
|
|
|
|
parasitic_delay = 1
|
2020-11-04 00:24:44 +01:00
|
|
|
size = 0.5 # This accounts for bitline being drained thought the access TX and internal node
|
|
|
|
|
cin = 3 # Assumes always a minimum sizes inverter. Could be specified in the tech.py file.
|
|
|
|
|
read_port_load = 0.5 # min size NMOS gate load
|
|
|
|
|
return logical_effort.logical_effort('bitline', size, cin, load + read_port_load, parasitic_delay, False)
|
2020-11-03 15:29:17 +01:00
|
|
|
|
2019-08-08 10:57:04 +02:00
|
|
|
def input_load(self):
|
|
|
|
|
"""Return the relative capacitance of the access transistor gates"""
|
2020-11-03 15:29:17 +01:00
|
|
|
|
2019-08-08 10:57:04 +02:00
|
|
|
# FIXME: This applies to bitline capacitances as well.
|
2020-11-13 19:07:40 +01:00
|
|
|
# FIXME: sizing is not accurate with the handmade cell. Change once cell widths are fixed.
|
2020-11-04 00:24:44 +01:00
|
|
|
access_tx_cin = parameter["6T_access_size"] / drc["minwidth_tx"]
|
|
|
|
|
return 2 * access_tx_cin
|
2020-11-03 15:29:17 +01:00
|
|
|
|
|
|
|
|
def build_graph(self, graph, inst_name, port_nets):
|
2020-11-13 19:07:40 +01:00
|
|
|
"""Adds edges to graph. Multiport bitcell timing graph is too complex
|
|
|
|
|
to use the add_graph_edges function."""
|
2020-11-20 00:12:02 +01:00
|
|
|
pin_dict = {pin: port for pin, port in zip(self.get_original_pin_names(), port_nets)}
|
2020-11-13 19:07:40 +01:00
|
|
|
# Edges hardcoded here. Essentially wl->bl/br for both ports.
|
|
|
|
|
# Port 0 edges
|
2020-11-16 20:04:03 +01:00
|
|
|
graph.add_edge(pin_dict["wl0"], pin_dict["bl0"], self)
|
|
|
|
|
graph.add_edge(pin_dict["wl0"], pin_dict["br0"], self)
|
2020-11-13 19:07:40 +01:00
|
|
|
# Port 1 edges
|
2020-11-16 20:04:03 +01:00
|
|
|
graph.add_edge(pin_dict["wl1"], pin_dict["bl1"], self)
|
|
|
|
|
graph.add_edge(pin_dict["wl1"], pin_dict["br1"], self)
|
2021-06-22 02:19:15 +02:00
|
|
|
|
|
|
|
|
def is_non_inverting(self):
|
|
|
|
|
"""Return input to output polarity for module"""
|
|
|
|
|
|
|
|
|
|
return False
|