| .. |
|
adc.sch
|
dedicated function for calculating y extent of custom wave equations
|
2022-02-17 01:22:15 +01:00 |
|
adc.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
amp_xschem.sch
|
small fixes in pdf creation script and html docs
|
2021-10-15 19:10:33 +02:00 |
|
and3_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
and3_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
and_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
and_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
autozero_comp.sch
|
update xschemtest, more robust spice flatten.awk netlist flattener, specifically when translating expressions containing electrical nodes and parameters, all these need to be translated/substituted.
|
2022-10-12 01:16:23 +02:00 |
|
autozero_comp_xyce.sch
|
send currents to graph
|
2022-01-30 14:39:11 +01:00 |
|
buck.sch
|
(2) full widget creation for xschem new windows, code cleanup, removed old stuff
|
2021-11-09 19:05:56 +01:00 |
|
buf_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
buf_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
colpitts_xschem.sch
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
comp_65nm.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
comp_65nm.sym
|
doc updates (dev info)
|
2022-12-21 23:07:30 +01:00 |
|
comp_ngspice.sch
|
allow tabs and newlines in graph expressions in addition to spaces; updated example schematics
|
2022-09-23 02:18:51 +02:00 |
|
comp_ngspice.sym
|
perf. improvements in plot_raw_custom_data() / ravg_store()
|
2022-10-17 15:17:47 +02:00 |
|
counter_6bit_ngspice.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
counter_6bit_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
delta_sigma.sch
|
update xschemtest, more robust spice flatten.awk netlist flattener, specifically when translating expressions containing electrical nodes and parameters, all these need to be translated/substituted.
|
2022-10-12 01:16:23 +02:00 |
|
delta_sigma.sym
|
add missing symbol dile in examples
|
2022-02-17 02:32:01 +01:00 |
|
diode_ngspice.sch
|
added some symbols
|
2022-04-10 09:05:17 +02:00 |
|
diode_ngspice.sym
|
added some symbols
|
2022-04-10 09:05:17 +02:00 |
|
flip_flop_ngspice.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
flip_flop_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
full_adder_ngspice.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
full_adder_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
half_adder_ngspice.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
half_adder_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
hpf_xschem.sch
|
faster jump table in plot_raw_custom_data(), added simulation->add waveform reload launcher
|
2022-10-03 11:15:14 +02:00 |
|
inv-2.sym
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
inv_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
inv_ngspice.sym
|
make examples/test_doublepin.sch compile with no errors with ngspice, ghdl and iverilog, this is a test schematic to validate pass-through symbols
|
2022-10-11 14:25:58 +02:00 |
|
keeper_ngspice.sch
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
keeper_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
led_driver.sch
|
allow 0 width lines (faster device dependent implementation) if user defined line width is set (to 0), add devices/title-3.sym
|
2023-01-07 11:28:28 +01:00 |
|
lm741.sym
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
nand_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
nand_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
nmos4-v.sym
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
nor_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
nor_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
opamp_65nm.sch
|
tuning delta sigma adc example circuit
|
2022-02-16 12:51:58 +01:00 |
|
opamp_65nm.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
or_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
or_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
passgate.sym
|
Joanne fixes for potential crash in align_sch_pins_with_sym() if there is a sym/sch pin number mismatch. Moved box declaration to beginning of scope block for C89 compatibility
|
2021-03-07 00:15:16 +01:00 |
|
pmos4-v.sym
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
pv_ngspice.sch
|
added commented lines for antialiasing; JL:cairo_set_line_width should only be called with has_x as xctx->cairo_ctx and xctx->cairo_save_ctx is NULL when run with -x; JL:XCopyArea must be called to draw correctly with Cairo on Windows
|
2022-12-02 16:43:01 +01:00 |
|
pv_ngspice.sym
|
added commented lines for antialiasing; JL:cairo_set_line_width should only be called with has_x as xctx->cairo_ctx and xctx->cairo_save_ctx is NULL when run with -x; JL:XCopyArea must be called to draw correctly with Cairo on Windows
|
2022-12-02 16:43:01 +01:00 |
|
solar_panel.sch
|
Add description for keybinding (Shift-B) of "Properties->Edit header/license text"
|
2023-01-03 18:27:11 +01:00 |
|
solar_panel.sym
|
changed @schname to @schname_ext and added @schname that expands to the schematic name containing the instance, with no extension (no .sch)
|
2022-08-10 08:38:49 +02:00 |
|
solar_panel_xyce.sch
|
graphs in solar_panel_xyce.sch
|
2022-09-13 01:08:42 +02:00 |
|
stimuli.autozero_comp
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
stimuli.autozero_comp_xyce
|
populating xschem git repo
|
2020-08-08 15:47:34 +02:00 |
|
xnor_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
xnor_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |
|
xor_ngspice.sch
|
recognize \r\n sequences on windows rawfiles in "Binary:" lines, just in case ngspice developers want to add it someday. Quote ROUT ('ROUT') values for output resistors in ngspice_logic gates
|
2022-07-28 00:36:09 +02:00 |
|
xor_ngspice.sym
|
add adc sigma delta example
|
2022-02-16 02:29:55 +01:00 |