OpenRAM/compiler/tests/04_and4_dec_test.py

54 lines
1.5 KiB
Python
Raw Normal View History

#!/usr/bin/env python3
# See LICENSE for licensing information.
#
2021-01-22 20:23:28 +01:00
# Copyright (c) 2016-2021 Regents of the University of California and The Board
2019-06-14 17:43:41 +02:00
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
2016-11-08 18:57:35 +01:00
import unittest
from testutils import *
import sys, os
2016-11-08 18:57:35 +01:00
import globals
from globals import OPTS
2019-01-17 01:15:38 +01:00
from sram_factory import factory
import debug
2016-11-08 18:57:35 +01:00
2020-06-23 19:08:28 +02:00
# @unittest.skip("SKIPPING 04_and4_dec_test")
2020-06-23 01:55:49 +02:00
class and4_dec_test(openram_test):
2016-11-08 18:57:35 +01:00
def runTest(self):
config_file = "{}/tests/configs/config".format(os.getenv("OPENRAM_HOME"))
globals.init_openram(config_file)
global verify
import verify
2020-06-23 01:55:49 +02:00
OPTS.num_rw_ports = 1
OPTS.num_r_ports = 1
OPTS.num_w_ports = 0
globals.setup_bitcell()
2020-11-03 15:29:17 +01:00
2021-12-17 19:18:20 +01:00
debug.info(2, "Testing and4_dec 1rw/1r gate")
a = factory.create(module_type="and4_dec")
self.local_check(a)
OPTS.num_rw_ports = 1
OPTS.num_r_ports = 0
OPTS.num_w_ports = 0
globals.setup_bitcell()
debug.info(2, "Testing and4_dec 1rw gate")
2020-06-23 01:55:49 +02:00
a = factory.create(module_type="and4_dec")
self.local_check(a)
2016-11-08 18:57:35 +01:00
globals.end_openram()
2020-04-17 21:26:18 +02:00
# instantiate a copdsay of the class to actually run the test
2016-11-08 18:57:35 +01:00
if __name__ == "__main__":
(OPTS, args) = globals.parse_args()
del sys.argv[1:]
2016-11-08 18:57:35 +01:00
header(__file__, OPTS.tech_name)
unittest.main(testRunner=debugTestRunner())