2019-04-26 21:21:50 +02:00
|
|
|
# See LICENSE for licensing information.
|
|
|
|
|
#
|
2022-11-30 23:50:43 +01:00
|
|
|
# Copyright (c) 2016-2022 Regents of the University of California and The Board
|
2019-06-14 17:43:41 +02:00
|
|
|
# of Regents for the Oklahoma Agricultural and Mechanical College
|
|
|
|
|
# (acting for and on behalf of Oklahoma State University)
|
|
|
|
|
# All rights reserved.
|
2019-04-26 21:21:50 +02:00
|
|
|
#
|
2022-11-27 22:01:20 +01:00
|
|
|
from openram import debug
|
|
|
|
|
from openram.tech import drc, spice
|
|
|
|
|
from openram.sram_factory import factory
|
|
|
|
|
from openram import OPTS
|
2022-07-13 19:57:56 +02:00
|
|
|
from .bitcell_base_array import bitcell_base_array
|
2020-01-30 02:45:33 +01:00
|
|
|
|
2018-08-07 18:44:01 +02:00
|
|
|
|
2020-01-27 11:53:29 +01:00
|
|
|
class bitcell_array(bitcell_base_array):
|
2018-08-07 18:44:01 +02:00
|
|
|
"""
|
2020-08-06 20:17:49 +02:00
|
|
|
Creates a rows x cols array of memory cells.
|
|
|
|
|
Assumes bit-lines and word lines are connected by abutment.
|
2018-08-07 18:44:01 +02:00
|
|
|
"""
|
2020-07-23 23:43:14 +02:00
|
|
|
def __init__(self, rows, cols, column_offset=0, name=""):
|
|
|
|
|
super().__init__(rows=rows, cols=cols, column_offset=column_offset, name=name)
|
2020-09-09 20:54:46 +02:00
|
|
|
debug.info(1, "Creating {0} {1} x {2}".format(self.name, rows, cols))
|
|
|
|
|
self.add_comment("rows: {0} cols: {1}".format(rows, cols))
|
2018-08-07 18:44:01 +02:00
|
|
|
|
2020-09-09 20:54:46 +02:00
|
|
|
# This will create a default set of bitline/wordline names
|
|
|
|
|
self.create_all_bitline_names()
|
|
|
|
|
self.create_all_wordline_names()
|
2020-11-03 15:29:17 +01:00
|
|
|
|
2018-08-27 19:42:40 +02:00
|
|
|
self.create_netlist()
|
2018-08-28 01:42:48 +02:00
|
|
|
if not OPTS.netlist_only:
|
|
|
|
|
self.create_layout()
|
2020-11-03 15:29:17 +01:00
|
|
|
|
2018-08-07 18:44:01 +02:00
|
|
|
# We don't offset this because we need to align
|
|
|
|
|
# the replica bitcell in the control logic
|
2020-01-30 02:45:33 +01:00
|
|
|
# self.offset_all_coordinates()
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2018-08-28 01:42:48 +02:00
|
|
|
def create_netlist(self):
|
|
|
|
|
""" Create and connect the netlist """
|
2018-08-28 19:24:09 +02:00
|
|
|
self.add_modules()
|
2018-08-28 01:42:48 +02:00
|
|
|
self.add_pins()
|
2018-11-14 01:05:22 +01:00
|
|
|
self.create_instances()
|
2018-08-07 18:44:01 +02:00
|
|
|
|
|
|
|
|
def create_layout(self):
|
2018-08-28 19:24:09 +02:00
|
|
|
|
2020-01-27 11:53:29 +01:00
|
|
|
self.place_array("bit_r{0}_c{1}")
|
2018-08-07 18:44:01 +02:00
|
|
|
|
2018-08-27 19:42:40 +02:00
|
|
|
self.add_layout_pins()
|
|
|
|
|
|
2022-04-05 22:51:55 +02:00
|
|
|
self.route_supplies()
|
|
|
|
|
|
2019-05-28 01:32:38 +02:00
|
|
|
self.add_boundary()
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2018-08-27 19:42:40 +02:00
|
|
|
self.DRC_LVS()
|
2018-08-28 01:42:48 +02:00
|
|
|
|
2018-08-28 19:24:09 +02:00
|
|
|
def add_modules(self):
|
|
|
|
|
""" Add the modules used in this design """
|
2020-11-06 01:55:08 +01:00
|
|
|
self.cell = factory.create(module_type=OPTS.bitcell)
|
2018-08-28 19:24:09 +02:00
|
|
|
|
2018-11-14 01:05:22 +01:00
|
|
|
def create_instances(self):
|
2018-08-28 19:24:09 +02:00
|
|
|
""" Create the module instances used in this design """
|
|
|
|
|
self.cell_inst = {}
|
2020-10-13 13:48:10 +02:00
|
|
|
for col in range(self.column_size):
|
|
|
|
|
for row in range(self.row_size):
|
|
|
|
|
name = "bit_r{0}_c{1}".format(row, col)
|
|
|
|
|
self.cell_inst[row, col]=self.add_inst(name=name,
|
2020-11-13 19:07:40 +01:00
|
|
|
mod=self.cell)
|
2020-10-13 13:48:10 +02:00
|
|
|
self.connect_inst(self.get_bitcell_pins(row, col))
|
2021-11-22 19:51:40 +01:00
|
|
|
|
2021-04-07 02:01:52 +02:00
|
|
|
# If it is a "core" cell, it could be trimmed for sim time
|
|
|
|
|
if col>0 and col<self.column_size-1 and row>0 and row<self.row_size-1:
|
|
|
|
|
self.trim_insts.add(name)
|
2021-11-22 19:51:40 +01:00
|
|
|
|
2019-03-05 04:27:53 +01:00
|
|
|
def analytical_power(self, corner, load):
|
2018-08-07 18:44:01 +02:00
|
|
|
"""Power of Bitcell array and bitline in nW."""
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2018-08-07 18:44:01 +02:00
|
|
|
# Dynamic Power from Bitline
|
|
|
|
|
bl_wire = self.gen_bl_wire()
|
2020-04-20 23:23:40 +02:00
|
|
|
cell_load = 2 * bl_wire.return_input_cap()
|
2019-06-26 00:45:02 +02:00
|
|
|
bl_swing = OPTS.rbl_delay_percentage
|
2019-09-05 01:08:18 +02:00
|
|
|
freq = spice["default_event_frequency"]
|
2019-03-05 04:27:53 +01:00
|
|
|
bitline_dynamic = self.calc_dynamic_power(corner, cell_load, freq, swing=bl_swing)
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2020-04-20 23:23:40 +02:00
|
|
|
# Calculate the bitcell power which currently only includes leakage
|
2019-03-05 04:27:53 +01:00
|
|
|
cell_power = self.cell.analytical_power(corner, load)
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2020-01-30 02:45:33 +01:00
|
|
|
# Leakage power grows with entire array and bitlines.
|
2018-08-07 18:44:01 +02:00
|
|
|
total_power = self.return_power(cell_power.dynamic + bitline_dynamic * self.column_size,
|
|
|
|
|
cell_power.leakage * self.column_size * self.row_size)
|
|
|
|
|
return total_power
|
|
|
|
|
|
|
|
|
|
def gen_wl_wire(self):
|
2018-10-26 08:55:31 +02:00
|
|
|
if OPTS.netlist_only:
|
|
|
|
|
width = 0
|
|
|
|
|
else:
|
|
|
|
|
width = self.width
|
2019-12-17 20:03:36 +01:00
|
|
|
wl_wire = self.generate_rc_net(int(self.column_size), width, drc("minwidth_m1"))
|
2020-08-06 20:17:49 +02:00
|
|
|
# 2 access tx gate per cell
|
|
|
|
|
wl_wire.wire_c = 2 * spice["min_tx_gate_c"] + wl_wire.wire_c
|
2018-08-07 18:44:01 +02:00
|
|
|
return wl_wire
|
|
|
|
|
|
|
|
|
|
def gen_bl_wire(self):
|
2018-10-26 08:55:31 +02:00
|
|
|
if OPTS.netlist_only:
|
|
|
|
|
height = 0
|
|
|
|
|
else:
|
|
|
|
|
height = self.height
|
2018-08-07 18:44:01 +02:00
|
|
|
bl_pos = 0
|
2020-04-20 23:23:40 +02:00
|
|
|
bl_wire = self.generate_rc_net(int(self.row_size - bl_pos), height, drc("minwidth_m1"))
|
2020-08-06 20:17:49 +02:00
|
|
|
# 1 access tx d/s per cell
|
|
|
|
|
bl_wire.wire_c =spice["min_tx_drain_c"] + bl_wire.wire_c
|
2018-08-07 18:44:01 +02:00
|
|
|
return bl_wire
|
|
|
|
|
|
2020-09-29 21:15:42 +02:00
|
|
|
def graph_exclude_bits(self, targ_row=None, targ_col=None):
|
2020-09-29 19:26:31 +02:00
|
|
|
"""
|
|
|
|
|
Excludes bits in column from being added to graph except target
|
|
|
|
|
"""
|
2020-04-20 23:23:40 +02:00
|
|
|
# Function is not robust with column mux configurations
|
2019-04-24 23:23:22 +02:00
|
|
|
for row in range(self.row_size):
|
2019-05-16 02:17:26 +02:00
|
|
|
for col in range(self.column_size):
|
|
|
|
|
if row == targ_row and col == targ_col:
|
|
|
|
|
continue
|
2020-04-20 23:23:40 +02:00
|
|
|
self.graph_inst_exclude.add(self.cell_inst[row, col])
|
2020-08-06 20:17:49 +02:00
|
|
|
|
2019-05-21 03:35:52 +02:00
|
|
|
def get_cell_name(self, inst_name, row, col):
|
2020-04-20 23:23:40 +02:00
|
|
|
"""Gets the spice name of the target bitcell."""
|
2021-05-15 01:16:25 +02:00
|
|
|
return inst_name + "{}x".format(OPTS.hier_seperator) + self.cell_inst[row, col].name, self.cell_inst[row, col]
|