Holger Vogt
|
ccb0319022
|
An example for non-convergence of the pll if the stepszelimit is removed.
Adding a somewhat relaxed limit by TMAX in the tran command will speed
up the simulation by a factor of 1.5 without compromising the result.
|
2019-02-02 09:46:07 +01:00 |
Holger Vogt
|
f46135cc03
|
script to start GTKWave
|
2018-10-13 22:47:53 +02:00 |
dwarning
|
bd5379d760
|
one tran analysis is sufficient
|
2018-09-14 20:34:27 +02:00 |
Holger Vogt
|
3138811acd
|
README for the table model and its table directory
|
2018-09-02 18:05:10 +02:00 |
Holger Vogt
|
925cb49ff2
|
Add some description, correct minor bugs.
|
2018-09-02 18:05:06 +02:00 |
Holger Vogt
|
800c9711f2
|
add a flag 'type of the union' to safely free model->param[i]->element,
if it contain a malloced string
|
2018-08-28 21:29:05 +02:00 |
Holger Vogt
|
f988dfad93
|
add plotting to the example
|
2018-08-27 12:20:30 +02:00 |
Holger Vogt
|
9becf1313a
|
complex model: a script loads two circuits with MOS and
bipolar table models, and run a sequence of dc simulations
with switching the circuit.
|
2018-08-18 11:28:13 +02:00 |
Holger Vogt
|
bb86b137a7
|
add 'reset' to fix a huge memory leak
|
2018-08-18 11:27:38 +02:00 |
Holger Vogt
|
e99985a156
|
add two commands 'reset' to avoid huge memory leak
|
2018-08-18 11:27:08 +02:00 |
Holger Vogt
|
b0883ffc5d
|
add the reset command to avoid huge memory leak
|
2018-08-18 11:26:55 +02:00 |
Holger Vogt
|
83db375fe8
|
add plotting with internal analog plot
and gtkwave for digital data
|
2018-08-10 19:55:52 +02:00 |
Holger Vogt
|
e8e5823955
|
add a hint to run the table generator before
simulation is possible
|
2018-08-10 19:41:02 +02:00 |
Holger Vogt
|
c8705147b0
|
Original examples fixed and moved to here
|
2018-07-28 13:45:41 +02:00 |
Holger Vogt
|
0de66ea3b8
|
XSPICE state machine example
|
2018-07-28 12:54:02 +02:00 |
Holger Vogt
|
a5e382d0ea
|
XSPICE d_source examples
|
2018-07-28 12:52:21 +02:00 |
Holger Vogt
|
6e452b1e7c
|
xspice filesource example
|
2018-07-28 11:45:33 +02:00 |
Tim Edwards
|
6ac19b03a3
|
examples/xspice/d_lut/mult4bit.spi, example for d_lut and d_genlut
|
2017-05-01 22:11:50 +02:00 |
h_vogt
|
30aa5ec0b7
|
examples/xspice/table, examples for the table2d and table3d code models
|
2017-04-30 17:01:07 +02:00 |
h_vogt
|
fb90bebcab
|
example for .options interp (reduces memory, speeds up plotting)
|
2014-02-01 14:31:38 +01:00 |
h_vogt
|
5ed51c2668
|
example input file as cited in manual
|
2012-10-21 11:50:23 +02:00 |
h_vogt
|
177964b4a6
|
XSPICE example: delta-sigma converter
|
2012-08-14 23:06:34 +02:00 |
h_vogt
|
5d0c3182d3
|
add BSIM3 model parameters for loop filer with transistor charge pump
|
2012-08-05 20:15:53 +02:00 |
dwarning
|
96dd397251
|
correct the plot output
|
2012-08-05 12:06:11 +02:00 |
h_vogt
|
19a67fb7c5
|
pll: just include one of the two vco available
(avoid a bug which has been removed only recently)
|
2012-08-04 00:22:25 +02:00 |
h_vogt
|
a0db6f0ccd
|
update to XSPICE phase-locked loop example
|
2012-08-03 23:22:54 +02:00 |
h_vogt
|
6cd13e0475
|
pll-xspice-fstep.cir: pll with ref frequency steps
|
2012-07-31 18:05:10 +02:00 |
h_vogt
|
c31fc334f6
|
pll-xspice.cir: save command added
|
2012-07-31 17:31:28 +02:00 |
h_vogt
|
c0b5a78097
|
new XSPICE example: use trtol=1
less ripple, but longer simulation time
|
2012-07-30 00:01:56 +02:00 |
h_vogt
|
85ece25a3a
|
new XSPICE example: mixed mode pll circuit
|
2012-07-29 13:52:23 +02:00 |
h_vogt
|
926a7b338c
|
'filesource' test
|
2011-06-23 19:56:46 +00:00 |
rlar
|
b1f6da536a
|
whitespace cleanup, add missing trailing newlines
|
2010-09-07 19:04:20 +00:00 |
h_vogt
|
adc911d412
|
xspice examples
|
2010-05-14 20:33:20 +00:00 |
h_vogt
|
57097463ee
|
xspice examples
|
2009-12-21 18:23:55 +00:00 |