2018-09-28 17:54:21 +02:00
|
|
|
// OpenSTA, Static Timing Analyzer
|
2025-01-22 02:54:33 +01:00
|
|
|
// Copyright (c) 2025, Parallax Software, Inc.
|
2018-09-28 17:54:21 +02:00
|
|
|
//
|
|
|
|
|
// This program is free software: you can redistribute it and/or modify
|
|
|
|
|
// it under the terms of the GNU General Public License as published by
|
|
|
|
|
// the Free Software Foundation, either version 3 of the License, or
|
|
|
|
|
// (at your option) any later version.
|
|
|
|
|
//
|
|
|
|
|
// This program is distributed in the hope that it will be useful,
|
|
|
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
2022-01-04 18:17:08 +01:00
|
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
2018-09-28 17:54:21 +02:00
|
|
|
// GNU General Public License for more details.
|
|
|
|
|
//
|
|
|
|
|
// You should have received a copy of the GNU General Public License
|
2022-01-04 18:17:08 +01:00
|
|
|
// along with this program. If not, see <https://www.gnu.org/licenses/>.
|
2025-01-22 02:54:33 +01:00
|
|
|
//
|
|
|
|
|
// The origin of this software must not be misrepresented; you must not
|
|
|
|
|
// claim that you wrote the original software.
|
|
|
|
|
//
|
|
|
|
|
// Altered source versions must be plainly marked as such, and must not be
|
|
|
|
|
// misrepresented as being the original software.
|
|
|
|
|
//
|
|
|
|
|
// This notice may not be removed or altered from any source distribution.
|
2018-09-28 17:54:21 +02:00
|
|
|
|
2020-02-16 01:13:16 +01:00
|
|
|
#pragma once
|
2018-09-28 17:54:21 +02:00
|
|
|
|
2023-03-26 15:34:36 +02:00
|
|
|
#include <string>
|
|
|
|
|
|
2018-09-28 17:54:21 +02:00
|
|
|
namespace sta {
|
|
|
|
|
|
2025-04-12 01:59:48 +02:00
|
|
|
std::string
|
2025-01-21 19:00:11 +01:00
|
|
|
cellVerilogName(const char *sta_name);
|
2025-04-12 01:59:48 +02:00
|
|
|
std::string
|
2025-01-22 02:35:21 +01:00
|
|
|
instanceVerilogName(const char *sta_name);
|
2025-04-12 01:59:48 +02:00
|
|
|
std::string
|
2025-01-22 02:35:21 +01:00
|
|
|
netVerilogName(const char *sta_name);
|
2025-04-12 01:59:48 +02:00
|
|
|
std::string
|
2025-01-22 02:35:21 +01:00
|
|
|
portVerilogName(const char *sta_name);
|
2018-09-28 17:54:21 +02:00
|
|
|
|
2025-04-12 01:59:48 +02:00
|
|
|
std::string
|
|
|
|
|
moduleVerilogToSta(const std::string *sta_name);
|
|
|
|
|
std::string
|
|
|
|
|
instanceVerilogToSta(const std::string *sta_name);
|
|
|
|
|
std::string
|
|
|
|
|
netVerilogToSta(const std::string *sta_name);
|
|
|
|
|
std::string
|
|
|
|
|
portVerilogToSta(const std::string *sta_name);
|
2023-02-19 01:20:40 +01:00
|
|
|
|
2018-09-28 17:54:21 +02:00
|
|
|
} // namespace
|