OpenRAM/compiler/tests/21_ngspice_delay_test.py

94 lines
3.6 KiB
Python
Raw Normal View History

#!/usr/bin/env python3
# See LICENSE for licensing information.
#
2019-06-14 17:43:41 +02:00
# Copyright (c) 2016-2019 Regents of the University of California and The Board
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
2016-11-08 18:57:35 +01:00
import unittest
from testutils import *
2016-11-08 18:57:35 +01:00
import sys,os
sys.path.append(os.getenv("OPENRAM_HOME"))
2016-11-08 18:57:35 +01:00
import globals
from globals import OPTS
from sram_factory import factory
2016-11-08 18:57:35 +01:00
import debug
class timing_sram_test(openram_test):
2016-11-08 18:57:35 +01:00
def runTest(self):
globals.init_openram("config_{0}".format(OPTS.tech_name))
OPTS.spice_name="ngspice"
OPTS.analytical_delay = False
OPTS.netlist_only = True
# This is a hack to reload the characterizer __init__ with the spice version
from importlib import reload
import characterizer
reload(characterizer)
from characterizer import delay
from sram_config import sram_config
c = sram_config(word_size=1,
num_words=16,
num_banks=1)
c.words_per_row=1
c.recompute_sizes()
2016-11-08 18:57:35 +01:00
debug.info(1, "Testing timing for sample 1bit, 16words SRAM with 1 bank")
s = factory.create(module_type="sram", sram_config=c)
2016-11-08 18:57:35 +01:00
tempspice = OPTS.openram_temp + "temp.sp"
s.sp_write(tempspice)
probe_address = "1" * s.s.addr_size
probe_data = s.s.word_size - 1
debug.info(1, "Probe address {0} probe data bit {1}".format(probe_address, probe_data))
2016-11-08 18:57:35 +01:00
corner = (OPTS.process_corners[0], OPTS.supply_voltages[0], OPTS.temperatures[0])
d = delay(s.s, tempspice, corner)
2017-07-06 17:42:25 +02:00
import tech
loads = [tech.spice["dff_in_cap"]*4]
2017-07-06 17:42:25 +02:00
slews = [tech.spice["rise_time"]*2]
data, port_data = d.analyze(probe_address, probe_data, slews, loads)
#Combine info about port into all data
data.update(port_data[0])
2016-11-08 18:57:35 +01:00
if OPTS.tech_name == "freepdk45":
golden_data = {'delay_hl': [0.2264205],
'delay_lh': [0.2264205],
'leakage_power': 0.0021017429999999997,
2019-08-06 01:09:27 +02:00
'min_period': 0.859,
'read0_power': [0.3339161],
'read1_power': [0.31329440000000003],
'slew_hl': [0.2590786],
'slew_lh': [0.2590786],
'write0_power': [0.36360849999999995],
'write1_power': [0.3486931]}
elif OPTS.tech_name == "scn4m_subm":
golden_data = {'delay_hl': [1.7083549999999998],
'delay_lh': [1.7083549999999998],
'leakage_power': 0.001119657,
2019-08-06 01:09:27 +02:00
'min_period': 7.812,
'read0_power': [8.013845],
'read1_power': [7.6889389999999995],
'slew_hl': [1.31918],
'slew_lh': [1.31918],
'write0_power': [8.791557000000001],
'write1_power': [8.70443]}
2016-11-08 18:57:35 +01:00
else:
self.assertTrue(False) # other techs fail
# Check if no too many or too few results
self.assertTrue(len(data.keys())==len(golden_data.keys()))
self.assertTrue(self.check_golden_data(data,golden_data,0.25))
2017-07-06 17:42:25 +02:00
globals.end_openram()
# run the test from the command line
2016-11-08 18:57:35 +01:00
if __name__ == "__main__":
(OPTS, args) = globals.parse_args()
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main(testRunner=debugTestRunner())