2018-02-17 00:25:27 +01:00
|
|
|
import debug
|
|
|
|
|
import design
|
2018-12-03 08:09:00 +01:00
|
|
|
from tech import drc,parameter
|
2018-02-17 00:25:27 +01:00
|
|
|
from math import log
|
|
|
|
|
from vector import vector
|
|
|
|
|
from globals import OPTS
|
2019-01-17 01:15:38 +01:00
|
|
|
from sram_factory import factory
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
class dff_buf(design.design):
|
|
|
|
|
"""
|
|
|
|
|
This is a simple buffered DFF. The output is buffered
|
|
|
|
|
with two inverters, of variable size, to provide q
|
|
|
|
|
and qbar. This is to enable driving large fanout loads.
|
|
|
|
|
"""
|
2018-11-16 20:48:41 +01:00
|
|
|
unique_id = 1
|
|
|
|
|
|
2018-03-06 01:22:35 +01:00
|
|
|
def __init__(self, inv1_size=2, inv2_size=4, name=""):
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
if name=="":
|
2018-11-16 20:48:41 +01:00
|
|
|
name = "dff_buf_{0}".format(dff_buf.unique_id)
|
|
|
|
|
dff_buf.unique_id += 1
|
2018-02-17 00:25:27 +01:00
|
|
|
design.design.__init__(self, name)
|
|
|
|
|
debug.info(1, "Creating {}".format(self.name))
|
|
|
|
|
|
2018-07-27 17:17:50 +02:00
|
|
|
# This is specifically for SCMOS where the DFF vdd/gnd rails are more than min width.
|
|
|
|
|
# This causes a DRC in the pinv which assumes min width rails. This ensures the output
|
|
|
|
|
# contact does not violate spacing to the rail in the NMOS.
|
|
|
|
|
debug.check(inv1_size>=2, "Inverter must be greater than two for rail spacing DRC rules.")
|
|
|
|
|
debug.check(inv2_size>=2, "Inverter must be greater than two for rail spacing DRC rules.")
|
|
|
|
|
|
2018-08-28 19:24:09 +02:00
|
|
|
self.inv1_size=inv1_size
|
|
|
|
|
self.inv2_size=inv2_size
|
|
|
|
|
|
|
|
|
|
self.create_netlist()
|
|
|
|
|
if not OPTS.netlist_only:
|
|
|
|
|
self.create_layout()
|
|
|
|
|
|
|
|
|
|
def create_netlist(self):
|
|
|
|
|
self.add_modules()
|
|
|
|
|
self.add_pins()
|
2018-11-14 01:05:22 +01:00
|
|
|
self.create_instances()
|
2018-08-28 19:24:09 +02:00
|
|
|
|
|
|
|
|
def create_layout(self):
|
|
|
|
|
self.width = self.dff.width + self.inv1.width + self.inv2.width
|
|
|
|
|
self.height = self.dff.height
|
|
|
|
|
|
2018-11-14 01:05:22 +01:00
|
|
|
self.place_instances()
|
2018-08-28 19:24:09 +02:00
|
|
|
self.route_wires()
|
|
|
|
|
self.add_layout_pins()
|
|
|
|
|
self.DRC_LVS()
|
|
|
|
|
|
|
|
|
|
def add_modules(self):
|
2019-01-17 01:15:38 +01:00
|
|
|
self.dff = factory.create(module_type="dff")
|
2018-02-17 00:25:27 +01:00
|
|
|
self.add_mod(self.dff)
|
|
|
|
|
|
2019-01-17 01:15:38 +01:00
|
|
|
self.inv1 = factory.create(module_type="pinv",
|
|
|
|
|
size=self.inv1_size,
|
|
|
|
|
height=self.dff.height)
|
2018-02-17 00:25:27 +01:00
|
|
|
self.add_mod(self.inv1)
|
|
|
|
|
|
2019-01-17 01:15:38 +01:00
|
|
|
self.inv2 = factory.create(module_type="pinv",
|
|
|
|
|
size=self.inv2_size,
|
|
|
|
|
height=self.dff.height)
|
2018-02-17 00:25:27 +01:00
|
|
|
self.add_mod(self.inv2)
|
|
|
|
|
|
2018-08-28 19:24:09 +02:00
|
|
|
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
def add_pins(self):
|
|
|
|
|
self.add_pin("D")
|
|
|
|
|
self.add_pin("Q")
|
|
|
|
|
self.add_pin("Qb")
|
|
|
|
|
self.add_pin("clk")
|
|
|
|
|
self.add_pin("vdd")
|
|
|
|
|
self.add_pin("gnd")
|
|
|
|
|
|
2018-11-14 01:05:22 +01:00
|
|
|
def create_instances(self):
|
2018-02-17 00:25:27 +01:00
|
|
|
self.dff_inst=self.add_inst(name="dff_buf_dff",
|
2018-08-28 19:24:09 +02:00
|
|
|
mod=self.dff)
|
2018-02-17 00:25:27 +01:00
|
|
|
self.connect_inst(["D", "qint", "clk", "vdd", "gnd"])
|
|
|
|
|
|
|
|
|
|
self.inv1_inst=self.add_inst(name="dff_buf_inv1",
|
2018-08-28 19:24:09 +02:00
|
|
|
mod=self.inv1)
|
2018-02-17 00:25:27 +01:00
|
|
|
self.connect_inst(["qint", "Qb", "vdd", "gnd"])
|
|
|
|
|
|
|
|
|
|
self.inv2_inst=self.add_inst(name="dff_buf_inv2",
|
2018-08-28 19:24:09 +02:00
|
|
|
mod=self.inv2)
|
2018-02-17 00:25:27 +01:00
|
|
|
self.connect_inst(["Qb", "Q", "vdd", "gnd"])
|
2018-08-28 19:24:09 +02:00
|
|
|
|
2018-11-14 01:05:22 +01:00
|
|
|
def place_instances(self):
|
2018-08-28 19:24:09 +02:00
|
|
|
# Add the DFF
|
|
|
|
|
self.dff_inst.place(vector(0,0))
|
|
|
|
|
|
|
|
|
|
# Add INV1 to the right
|
|
|
|
|
self.inv1_inst.place(vector(self.dff_inst.rx(),0))
|
|
|
|
|
|
|
|
|
|
# Add INV2 to the right
|
|
|
|
|
self.inv2_inst.place(vector(self.inv1_inst.rx(),0))
|
2018-02-17 00:25:27 +01:00
|
|
|
|
2018-08-28 19:24:09 +02:00
|
|
|
def route_wires(self):
|
2018-02-17 00:25:27 +01:00
|
|
|
# Route dff q to inv1 a
|
|
|
|
|
q_pin = self.dff_inst.get_pin("Q")
|
|
|
|
|
a1_pin = self.inv1_inst.get_pin("A")
|
2018-03-21 21:20:48 +01:00
|
|
|
mid_x_offset = 0.5*(a1_pin.cx() + q_pin.cx())
|
|
|
|
|
mid1 = vector(mid_x_offset, q_pin.cy())
|
|
|
|
|
mid2 = vector(mid_x_offset, a1_pin.cy())
|
2018-11-28 18:48:16 +01:00
|
|
|
self.add_path("metal3", [q_pin.center(), mid1, mid2, a1_pin.center()])
|
2018-03-21 21:20:48 +01:00
|
|
|
self.add_via_center(layers=("metal2","via2","metal3"),
|
|
|
|
|
offset=q_pin.center())
|
|
|
|
|
self.add_via_center(layers=("metal2","via2","metal3"),
|
|
|
|
|
offset=a1_pin.center())
|
|
|
|
|
self.add_via_center(layers=("metal1","via1","metal2"),
|
|
|
|
|
offset=a1_pin.center())
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
# Route inv1 z to inv2 a
|
|
|
|
|
z1_pin = self.inv1_inst.get_pin("Z")
|
|
|
|
|
a2_pin = self.inv2_inst.get_pin("A")
|
2018-11-28 18:48:16 +01:00
|
|
|
mid_x_offset = 0.5*(z1_pin.cx() + a2_pin.cx())
|
2018-11-28 19:43:11 +01:00
|
|
|
self.mid_qb_pos = vector(mid_x_offset, z1_pin.cy())
|
2018-11-28 18:48:16 +01:00
|
|
|
mid2 = vector(mid_x_offset, a2_pin.cy())
|
2018-11-28 19:43:11 +01:00
|
|
|
self.add_path("metal1", [z1_pin.center(), self.mid_qb_pos, mid2, a2_pin.center()])
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
def add_layout_pins(self):
|
|
|
|
|
|
|
|
|
|
# Continous vdd rail along with label.
|
|
|
|
|
vdd_pin=self.dff_inst.get_pin("vdd")
|
|
|
|
|
self.add_layout_pin(text="vdd",
|
|
|
|
|
layer="metal1",
|
|
|
|
|
offset=vdd_pin.ll(),
|
|
|
|
|
width=self.width,
|
|
|
|
|
height=vdd_pin.height())
|
|
|
|
|
|
|
|
|
|
# Continous gnd rail along with label.
|
|
|
|
|
gnd_pin=self.dff_inst.get_pin("gnd")
|
|
|
|
|
self.add_layout_pin(text="gnd",
|
|
|
|
|
layer="metal1",
|
|
|
|
|
offset=gnd_pin.ll(),
|
|
|
|
|
width=self.width,
|
|
|
|
|
height=vdd_pin.height())
|
|
|
|
|
|
|
|
|
|
clk_pin = self.dff_inst.get_pin("clk")
|
|
|
|
|
self.add_layout_pin(text="clk",
|
|
|
|
|
layer=clk_pin.layer,
|
|
|
|
|
offset=clk_pin.ll(),
|
|
|
|
|
width=clk_pin.width(),
|
|
|
|
|
height=clk_pin.height())
|
|
|
|
|
|
|
|
|
|
din_pin = self.dff_inst.get_pin("D")
|
|
|
|
|
self.add_layout_pin(text="D",
|
|
|
|
|
layer=din_pin.layer,
|
|
|
|
|
offset=din_pin.ll(),
|
|
|
|
|
width=din_pin.width(),
|
|
|
|
|
height=din_pin.height())
|
|
|
|
|
|
|
|
|
|
dout_pin = self.inv2_inst.get_pin("Z")
|
2018-11-28 19:43:11 +01:00
|
|
|
mid_pos = dout_pin.center() + vector(self.m1_pitch,0)
|
|
|
|
|
q_pos = mid_pos - vector(0,self.m2_pitch)
|
2018-03-21 21:20:48 +01:00
|
|
|
self.add_layout_pin_rect_center(text="Q",
|
2018-03-06 01:22:35 +01:00
|
|
|
layer="metal2",
|
2018-11-28 19:43:11 +01:00
|
|
|
offset=q_pos)
|
|
|
|
|
self.add_path("metal1", [dout_pin.center(), mid_pos, q_pos])
|
2018-03-06 01:22:35 +01:00
|
|
|
self.add_via_center(layers=("metal1","via1","metal2"),
|
2018-11-28 19:43:11 +01:00
|
|
|
offset=q_pos)
|
2018-03-06 01:22:35 +01:00
|
|
|
|
2018-11-28 19:43:11 +01:00
|
|
|
qb_pos = self.mid_qb_pos + vector(0,self.m2_pitch)
|
2018-03-21 21:20:48 +01:00
|
|
|
self.add_layout_pin_rect_center(text="Qb",
|
2018-03-06 01:22:35 +01:00
|
|
|
layer="metal2",
|
2018-11-28 19:43:11 +01:00
|
|
|
offset=qb_pos)
|
|
|
|
|
self.add_path("metal1", [self.mid_qb_pos, qb_pos])
|
2018-03-06 01:22:35 +01:00
|
|
|
self.add_via_center(layers=("metal1","via1","metal2"),
|
2018-11-28 19:43:11 +01:00
|
|
|
offset=qb_pos)
|
2018-02-17 00:25:27 +01:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
def analytical_delay(self, slew, load=0.0):
|
|
|
|
|
""" Calculate the analytical delay of DFF-> INV -> INV """
|
|
|
|
|
dff_delay=self.dff.analytical_delay(slew=slew, load=self.inv1.input_load())
|
|
|
|
|
inv1_delay = self.inv1.analytical_delay(slew=dff_delay.slew, load=self.inv2.input_load())
|
|
|
|
|
inv2_delay = self.inv2.analytical_delay(slew=inv1_delay.slew, load=load)
|
|
|
|
|
return dff_delay + inv1_delay + inv2_delay
|
|
|
|
|
|
2018-12-03 08:09:00 +01:00
|
|
|
def get_clk_cin(self):
|
|
|
|
|
"""Return the total capacitance (in relative units) that the clock is loaded by in the dff"""
|
|
|
|
|
#This is a handmade cell so the value must be entered in the tech.py file or estimated.
|
|
|
|
|
#Calculated in the tech file by summing the widths of all the gates and dividing by the minimum width.
|
|
|
|
|
#FIXME: Dff changed in a past commit. The parameter need to be updated.
|
2019-01-17 01:15:38 +01:00
|
|
|
return parameter["dff_clk_cin"]
|