OpenRAM/compiler/modules/bitcell_1port.py

36 lines
1.1 KiB
Python
Raw Permalink Normal View History

# See LICENSE for licensing information.
#
2021-01-22 20:23:28 +01:00
# Copyright (c) 2016-2021 Regents of the University of California and The Board
2019-06-14 17:43:41 +02:00
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
2016-11-08 18:57:35 +01:00
import debug
from tech import cell_properties as props
from .bitcell_base import bitcell_base
2020-10-27 17:23:11 +01:00
class bitcell_1port(bitcell_base):
2016-11-08 18:57:35 +01:00
"""
A single bit cell (6T, 8T, etc.) This module implements the
single memory cell used in the design. It is a hand-made cell, so
the layout and netlist should be available in the technology
library.
"""
def __init__(self, name):
super().__init__(name, prop=props.bitcell_1port)
debug.info(2, "Create bitcell")
2016-11-08 18:57:35 +01:00
def build_graph(self, graph, inst_name, port_nets):
"""
Adds edges based on inputs/outputs.
Overrides base class function.
"""
self.add_graph_edges(graph, port_nets)
def is_non_inverting(self):
"""Return input to output polarity for module"""
2022-07-22 22:39:48 +02:00
return False