2023-10-29 12:54:55 +01:00
|
|
|
v {xschem version=3.4.5 file_version=1.2
|
2023-10-09 12:49:11 +02:00
|
|
|
*
|
|
|
|
|
* This file is part of XSCHEM,
|
|
|
|
|
* a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit
|
|
|
|
|
* simulation.
|
2024-11-12 20:23:18 +01:00
|
|
|
* Copyright (C) 1998-2024 Stefan Frederik Schippers
|
2023-10-09 12:49:11 +02:00
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
|
* (at your option) any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
2023-06-06 08:42:43 +02:00
|
|
|
}
|
|
|
|
|
G {}
|
2023-10-29 12:54:55 +01:00
|
|
|
K {type=short
|
2023-06-06 08:42:43 +02:00
|
|
|
template="name=x1 value=0.1"
|
2023-06-06 15:22:45 +02:00
|
|
|
format="* short @name : @#0:net_name <--> @#1:net_name"
|
2023-06-06 08:42:43 +02:00
|
|
|
highlight=true}
|
|
|
|
|
V {}
|
|
|
|
|
S {}
|
|
|
|
|
E {}
|
2023-12-08 00:45:30 +01:00
|
|
|
L 1 0 -30 0 30 {}
|
|
|
|
|
B 5 -2.5 -32.5 2.5 -27.5 {name=A dir=inout }
|
|
|
|
|
B 5 -2.5 27.5 2.5 32.5 {name=A dir=inout }
|
|
|
|
|
T {short} 22.5 -26 0 0 0.3 0.3 { layer=3
|
2023-06-06 08:42:43 +02:00
|
|
|
hcenter=true}
|
2023-12-08 00:45:30 +01:00
|
|
|
T {@name} 5 8 0 0 0.2 0.2 {}
|