verilator/test_regress/t/t_interface_ar2a.v

29 lines
505 B
Systemverilog
Raw Normal View History

// DESCRIPTION: Verilator: SystemVerilog interface test module
//
// This file ONLY is placed under the Creative Commons Public Domain.
// SPDX-FileCopyrightText: 2020 Thierry Tambe
// SPDX-License-Identifier: CC0-1.0
2026-03-03 13:21:24 +01:00
module t;
2026-03-08 23:26:40 +01:00
ahb_slave_intf AHB_S[1] ();
2026-03-08 23:26:40 +01:00
AHB_MEM uMEM (.S(AHB_S[0].source));
// AHB_MEM V_MEM(.S(AHB_S[0]));
endmodule
2026-03-08 23:26:40 +01:00
module AHB_MEM (
ahb_slave_intf.source S
);
endmodule
2026-03-08 23:26:40 +01:00
interface ahb_slave_intf ();
2026-03-08 23:26:40 +01:00
logic [31:0] HADDR;
2026-03-08 23:26:40 +01:00
modport source(input HADDR);
endinterface