meta: use InternalBusLayout instead of InternalBus()

This commit is contained in:
Fischer Moseley 2026-03-08 13:49:45 -06:00
parent 6a2c29ede4
commit 5fbe2c7fbd
3 changed files with 6 additions and 6 deletions

View File

@ -70,8 +70,8 @@ class EthernetInterface(Elaboratable):
self._additional_config = kwargs
self._check_config()
self.bus_i = Signal(InternalBus())
self.bus_o = Signal(InternalBus())
self.bus_i = Signal(InternalBusLayout)
self.bus_o = Signal(InternalBusLayout)
# Define PHY IO, assuming that we're in a Verilog-based workflow.
self._define_phy_io(self._phy)

View File

@ -34,8 +34,8 @@ class IOCore(MantaCore):
self._outputs = outputs
# Bus Connections
self.bus_i = Signal(InternalBus())
self.bus_o = Signal(InternalBus())
self.bus_i = Signal(InternalBusLayout)
self.bus_o = Signal(InternalBusLayout)
# Internal Signals
self._strobe = Signal()

View File

@ -41,8 +41,8 @@ class LogicAnalyzerCore(MantaCore):
self._triggers = []
# Bus Input/Output
self.bus_i = Signal(InternalBus())
self.bus_o = Signal(InternalBus())
self.bus_i = Signal(InternalBusLayout)
self.bus_o = Signal(InternalBusLayout)
@property
def max_addr(self):