iverilog/ivtest
Cary R 7c25e8506c
Merge pull request #1060 from larsclausen/ident-test-width
Correctly calculate width of nested path identifiers
2024-01-01 12:26:51 -08:00
..
blif
contrib
fpga_tests
gold vpiFullname of a package should have a "::" after the name 2023-12-28 18:53:11 -08:00
ivltests Merge pull request #1060 from larsclausen/ident-test-width 2024-01-01 12:26:51 -08:00
obsolete
perl-lib
src
vhdl_gold
vhdl_tests
vpi vpiFullname of a package should have a "::" after the name 2023-12-28 18:53:11 -08:00
vpi_gold vpiFullname of a package should have a "::" after the name 2023-12-28 18:53:11 -08:00
vvp_tests Merge pull request #1060 from larsclausen/ident-test-width 2024-01-01 12:26:51 -08:00
.gitattributes
.gitignore
COPYING
README.txt More test version cleanup 2023-12-28 12:14:44 -08:00
blif.list
blif_reg.py
find_valg_all
find_valg_errs
regress
regress-fsv.list ivtest: Remove regress v11, v12, and v13 2023-12-17 20:13:00 -08:00
regress-ivl1.list ivtest: Remove regress v11, v12, and v13 2023-12-17 20:13:00 -08:00
regress-msys2.list
regress-sv.list ivtest: Remove regress v11, v12, and v13 2023-12-17 20:13:00 -08:00
regress-synth.list ivtest: Remove regress v11, v12, and v13 2023-12-17 20:13:00 -08:00
regress-vhdl.list
regress-vlg.list ivtests/array_slice_contact: add test manifest 2023-12-30 10:57:24 +09:00
regress-vlog95.list ivtest: Remove regress v11, v12, and v13 2023-12-17 20:13:00 -08:00
regress-vvp.list Merge pull request #1060 from larsclausen/ident-test-width 2024-01-01 12:26:51 -08:00
run_ivl.py Fix run_ivl.py 2023-12-27 09:31:46 -08:00
sv_regress.list
test_lists.py
vhdl_reg.pl
vhdl_regress.list
vlog95_reg.pl More test version cleanup 2023-12-28 12:14:44 -08:00
vpi_reg.pl More test version cleanup 2023-12-28 12:14:44 -08:00
vpi_regress.list vpiFullname of a package should have a "::" after the name 2023-12-28 18:53:11 -08:00
vvp_reg.pl More test version cleanup 2023-12-28 12:14:44 -08:00
vvp_reg.py

README.txt

####################
#
# Main test script
#
####################

There are a group of tests that are meant to exercise the compiler
and the run time. To run them just type:

./regress

or

perl vvp_reg.pl

or if perl is located in /usr/bin

./vvp_reg.pl

The output from these tests are displayed on the screen
and are also placed in the regression_report.txt file.
The expected output for the current development release
is located in the regression_report-devel.txt file. The
expected output for stable (released) versions can be
found in files named regression_report-v<version>.txt.

The results from individual tests can be found in the
log directory and gold files, when needed, are in the
gold directory. The source files can be found in the
ivltests and contrib directories. The list of tests
and how they are run are in the regress-*.list files.

To check a specific suffixed version of Icarus Verilog
use the --suffix=<suffix> flag to tell the script which
version to run e.g.(--suffix=-10 will test iverilog-10,
etc.). You can also run the test with valgrind (very very
slow) by giving the script the --with-valgrind flag.


####################
#
# VPI test script
#
####################

To test the VPI interface type:

perl vpi_reg.pl

or if perl is located in /usr/bin

./vpi_reg.pl

All these tests should pass.

The individual test results are found in the vpi_log
directory and the gold files are in the vpi_gold
directory. The source files are in the vpi directory.
The vpi_regress.list file has the tests to perform.

This script also takes the --suffix=<suffix> and the
--with-valgrind flags described above.


####################
#
# VHDL test script
#
####################

** Note this is no longer maintained **

This test script require that ghdl be installed in your
path and is used to test the Verilog to VHDL translation.

perl vhdl_reg.pl

or if perl is located in /usr/bin

./vhdl_reg.pl

The tests are expected to pass except for the tri* tests.

This script also takes the --suffix=<suffix> and the
--with-valgrind flags described above.


####################
#
# BLIF test script
#
####################

This test script require that abc be installed in your
path and is used to test the Verilog to VHDL translation.

python blif_reg.py

There is no expected output as of yet so to check for
regressions simply run with and without your patches.


####################
#
# Windows (MinGW) test issues
#
####################

When running under Windows using a MinGW build in a MSYS2
shell, the expected output from vvp_reg.pl can be found in
regression_report-msys2.txt. The MinGW/MSYS2 specific test
exceptions can be found in regress-msys2.list. Exceptions
for the VPI tests can be found in the vpi_regress.list file.

With Windows 10 and MSYS2, there are now very few differences
between the Windows and Linux builds.