OpenSTA/verilog/Verilog.tcl

54 lines
1.8 KiB
Tcl
Raw Normal View History

2018-09-28 17:54:21 +02:00
# OpenSTA, Static Timing Analyzer
# Copyright (c) 2025, Parallax Software, Inc.
2018-09-28 17:54:21 +02:00
#
# This program is free software: you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation, either version 3 of the License, or
# (at your option) any later version.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
2018-09-28 17:54:21 +02:00
# GNU General Public License for more details.
#
# You should have received a copy of the GNU General Public License
# along with this program. If not, see <https://www.gnu.org/licenses/>.
#
# The origin of this software must not be misrepresented; you must not
# claim that you wrote the original software.
#
# Altered source versions must be plainly marked as such, and must not be
# misrepresented as being the original software.
#
# This notice may not be removed or altered from any source distribution.
2018-09-28 17:54:21 +02:00
namespace eval sta {
# Defined by SWIG interface Verilog.i.
define_cmd_args "read_verilog" {filename}
proc_redirect read_verilog {
read_verilog_cmd [file nativename [lindex $args 0]]
}
2020-10-20 05:55:54 +02:00
define_cmd_args "write_verilog" {[-sort] [-include_pwr_gnd]\
[-remove_cells cells] filename}
2019-06-17 06:08:00 +02:00
proc write_verilog { args } {
2020-10-20 05:55:54 +02:00
parse_key_args "write_verilog" args keys {-remove_cells} \
flags {-sort -include_pwr_gnd}
2019-06-17 06:08:00 +02:00
2020-07-15 16:56:34 +02:00
set remove_cells {}
if { [info exists keys(-remove_cells)] } {
set remove_cells [parse_cell_arg $keys(-remove_cells)]
2020-07-15 16:56:34 +02:00
}
2019-06-17 21:33:37 +02:00
set sort [info exists flags(-sort)]
2020-10-20 05:55:54 +02:00
set include_pwr_gnd [info exists flags(-include_pwr_gnd)]
2019-06-17 06:08:00 +02:00
check_argc_eq1 "write_verilog" $args
2020-12-23 17:02:56 +01:00
set filename [file nativename [lindex $args 0]]
2020-10-20 05:55:54 +02:00
write_verilog_cmd $filename $sort $include_pwr_gnd $remove_cells
2019-06-17 06:08:00 +02:00
}
2018-09-28 17:54:21 +02:00
# sta namespace end
}