OpenRAM/compiler/bitcells/col_cap_bitcell_2port.py

31 lines
1001 B
Python
Raw Normal View History

2020-05-28 05:03:11 +02:00
# See LICENSE for licensing information.
#
# Copyright (c) 2016-2019 Regents of the University of California and The Board
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
import debug
from tech import cell_properties as props
import bitcell_base
class col_cap_bitcell_1rw_1r(bitcell_base.bitcell_base):
"""
2020-11-03 22:35:34 +01:00
Column end cap cell.
"""
2020-05-28 05:03:11 +02:00
pin_names = [props.bitcell.cell_1rw1r.pin.bl0,
props.bitcell.cell_1rw1r.pin.br0,
props.bitcell.cell_1rw1r.pin.bl1,
props.bitcell.cell_1rw1r.pin.br1,
props.bitcell.cell_1rw1r.pin.vdd]
type_list = ["OUTPUT", "OUTPUT", "OUTPUT", "OUTPUT",
"POWER", "GROUND"]
2020-11-03 15:29:17 +01:00
def __init__(self, name="col_cap_cell_1rw_1r"):
bitcell_base.bitcell_base.__init__(self, name)
2020-05-28 05:03:11 +02:00
debug.info(2, "Create col_cap bitcell 1rw+1r object")
self.no_instances = True