2019-06-15 00:06:04 +02:00
|
|
|
# See LICENSE for licensing information.
|
|
|
|
|
#
|
2021-01-22 20:23:28 +01:00
|
|
|
# Copyright (c) 2016-2021 Regents of the University of California and The Board
|
2019-06-15 00:06:04 +02:00
|
|
|
# of Regents for the Oklahoma Agricultural and Mechanical College
|
|
|
|
|
# (acting for and on behalf of Oklahoma State University)
|
|
|
|
|
# All rights reserved.
|
|
|
|
|
#
|
2022-11-27 22:01:20 +01:00
|
|
|
from openram import debug
|
|
|
|
|
from openram.tech import cell_properties as props
|
2022-07-13 19:57:56 +02:00
|
|
|
from .bitcell_base import bitcell_base
|
2019-06-15 00:06:04 +02:00
|
|
|
|
2019-10-06 03:08:23 +02:00
|
|
|
|
2022-07-13 19:57:56 +02:00
|
|
|
class dummy_bitcell_2port(bitcell_base):
|
2019-06-15 00:06:04 +02:00
|
|
|
"""
|
2020-11-13 19:07:40 +01:00
|
|
|
A single bit cell which is forced to store a 0.
|
|
|
|
|
This module implements the single memory cell used in the design. It
|
|
|
|
|
is a hand-made cell, so the layout and netlist should be available in
|
|
|
|
|
the technology library. """
|
|
|
|
|
|
2020-11-03 22:18:46 +01:00
|
|
|
def __init__(self, name):
|
2020-11-14 17:08:42 +01:00
|
|
|
super().__init__(name, prop=props.bitcell_2port)
|
2020-11-13 19:07:40 +01:00
|
|
|
debug.info(2, "Create dummy bitcell 2 port object")
|
2019-06-15 00:06:04 +02:00
|
|
|
|