OpenRAM/compiler/tests/18_port_address_16rows_test.py

36 lines
941 B
Python
Raw Permalink Normal View History

2019-07-05 18:03:52 +02:00
#!/usr/bin/env python3
# See LICENSE for licensing information.
#
2024-01-03 23:32:44 +01:00
# Copyright (c) 2016-2024 Regents of the University of California, Santa Cruz
2019-07-05 18:03:52 +02:00
# All rights reserved.
#
2022-11-27 22:01:20 +01:00
import sys, os
2019-07-05 18:03:52 +02:00
import unittest
from testutils import *
2022-11-27 22:01:20 +01:00
import openram
from openram import debug
from openram.sram_factory import factory
from openram import OPTS
2019-07-05 18:03:52 +02:00
2020-06-03 23:30:15 +02:00
2019-07-05 18:03:52 +02:00
class port_address_test(openram_test):
def runTest(self):
config_file = "{}/tests/configs/config".format(os.getenv("OPENRAM_HOME"))
2022-11-27 22:01:20 +01:00
openram.init_openram(config_file, is_unit_test=True)
2019-07-05 18:03:52 +02:00
debug.info(1, "Port address 16 rows")
2023-06-08 22:10:03 +02:00
a = factory.create("port_address", cols=16, rows=16, port=0, has_rbl=True)
2019-07-05 18:03:52 +02:00
self.local_check(a)
2020-11-03 15:29:17 +01:00
2022-11-27 22:01:20 +01:00
openram.end_openram()
2020-11-03 15:29:17 +01:00
2019-07-05 18:03:52 +02:00
# run the test from the command line
if __name__ == "__main__":
2022-11-27 22:01:20 +01:00
(OPTS, args) = openram.parse_args()
2019-07-05 18:03:52 +02:00
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main(testRunner=debugTestRunner())