2023-12-04 00:19:50 +01:00
|
|
|
v {xschem version=3.4.5 file_version=1.2
|
2023-10-09 12:49:11 +02:00
|
|
|
*
|
|
|
|
|
* This file is part of XSCHEM,
|
|
|
|
|
* a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit
|
|
|
|
|
* simulation.
|
2024-11-12 20:23:18 +01:00
|
|
|
* Copyright (C) 1998-2024 Stefan Frederik Schippers
|
2023-10-09 12:49:11 +02:00
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
|
* (at your option) any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
|
}
|
2020-10-20 19:48:59 +02:00
|
|
|
G {}
|
2023-05-10 17:46:16 +02:00
|
|
|
K {type=probe
|
2020-10-20 19:48:59 +02:00
|
|
|
vhdl_ignore=true
|
|
|
|
|
spice_ignore=false
|
|
|
|
|
verilog_ignore=true
|
|
|
|
|
tedax_ignore=true
|
2021-01-01 04:24:57 +01:00
|
|
|
template="name=r1 node=xxx
|
|
|
|
|
descr=\\"I=\\""}
|
2020-10-20 19:48:59 +02:00
|
|
|
V {}
|
|
|
|
|
S {}
|
|
|
|
|
E {}
|
|
|
|
|
A 15 0 0 1.875 90 360 {fill=true}
|
2023-12-04 00:19:50 +01:00
|
|
|
T {tcleval(@descr
|
|
|
|
|
@node\\)} 6.875 -28.59375 0 0 0.2 0.2 {layer=15}
|