2024-11-12 20:23:18 +01:00
|
|
|
v {xschem version=3.4.6 file_version=1.2
|
|
|
|
|
*
|
|
|
|
|
* This file is part of XSCHEM,
|
|
|
|
|
* a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit
|
|
|
|
|
* simulation.
|
|
|
|
|
* Copyright (C) 1998-2024 Stefan Frederik Schippers
|
|
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
|
* (at your option) any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
2024-01-14 11:28:51 +01:00
|
|
|
}
|
2024-01-08 17:19:12 +01:00
|
|
|
G {}
|
2024-01-14 11:28:51 +01:00
|
|
|
K {}
|
2024-01-08 17:19:12 +01:00
|
|
|
V {}
|
|
|
|
|
S {}
|
2024-01-14 11:28:51 +01:00
|
|
|
E {}
|
|
|
|
|
C {ipin.sym} -120 0 0 0 {name=g0 lab=A[2:0]}
|
2024-01-08 17:19:12 +01:00
|
|
|
C {ipin.sym} -120 20 0 0 {name=g1 lab=B }
|
|
|
|
|
C {ipin.sym} -120 40 0 0 {name=g2 lab=C }
|
2024-04-03 10:47:22 +02:00
|
|
|
C {ipin.sym} -120 60 0 0 {name=g3 lab=vcc }
|
2024-01-08 17:19:12 +01:00
|
|
|
C {ipin.sym} -120 80 0 0 {name=g4 lab=VSS }
|
|
|
|
|
C {opin.sym} 120 0 0 0 {name=g5 lab=Z }
|
2024-01-14 11:28:51 +01:00
|
|
|
C {opin.sym} 120 40 0 0 {name=g6 lab=Y[5:2]}
|