2006-08-26 13:35:28 +02:00
|
|
|
// DESCRIPTION: Verilator: Verilog Test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2003 Wilson Snyder
|
2020-03-21 16:24:24 +01:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
2006-08-26 13:35:28 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
module t_param_first_b ( /*AUTOARG*/
|
|
|
|
|
// Outputs
|
|
|
|
|
par,
|
|
|
|
|
varwidth
|
|
|
|
|
);
|
2006-08-26 13:35:28 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
parameter X = 1;
|
|
|
|
|
parameter FIVE = 0; // Overridden
|
|
|
|
|
parameter TWO = 2;
|
2008-06-10 03:25:10 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
output [4:0] par;
|
|
|
|
|
output [X:0] varwidth;
|
2006-08-26 13:35:28 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
wire [4:0] par = X;
|
|
|
|
|
wire [X:0] varwidth = (FIVE == 5) ? TWO : 0;
|
2006-08-26 13:35:28 +02:00
|
|
|
|
|
|
|
|
endmodule
|