2022-10-22 22:03:42 +02:00
|
|
|
// DESCRIPTION: Verilator: Verilog Test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2022 Wilson Snyder
|
2022-10-22 22:03:42 +02:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
|
|
2025-09-13 15:28:43 +02:00
|
|
|
module t;
|
2022-10-22 22:03:42 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
logic [31:0] o;
|
2022-10-22 22:03:42 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
initial begin
|
|
|
|
|
o = {0{1'b1}}; // Bad 0 rep
|
|
|
|
|
o = {$test$plusargs("NON-CONSTANT") {1'b1}}; // Bad non-constant rep
|
|
|
|
|
$stop;
|
|
|
|
|
end
|
2022-10-22 22:03:42 +02:00
|
|
|
endmodule
|