verilator/test_regress/t/t_lint_iface_array_topmodul...

41 lines
838 B
Systemverilog
Raw Normal View History

// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain.
// SPDX-FileCopyrightText: 2017 Josh Redford
// SPDX-License-Identifier: CC0-1.0
interface my_if;
2026-03-10 02:38:29 +01:00
logic valid;
logic [7:0] data;
2026-03-10 02:38:29 +01:00
modport slave_mp(input valid, input data);
2026-03-10 02:38:29 +01:00
modport master_mp(output valid, output data);
endinterface
2026-03-10 02:38:29 +01:00
module t (
input wire clk,
my_if.slave_mp in_if[2],
my_if.master_mp out_if[2]
);
2026-03-10 02:38:29 +01:00
my_if my_i[2] ();
2026-03-10 02:38:29 +01:00
always @(posedge clk) begin
my_i[0].valid <= in_if[0].valid;
my_i[0].data <= in_if[0].data;
2026-03-10 02:38:29 +01:00
my_i[1].valid <= in_if[1].valid;
my_i[1].data <= in_if[1].data;
end
2026-03-10 02:38:29 +01:00
assign out_if[0].valid = my_i[0].valid;
assign out_if[0].data = my_i[0].data;
2026-03-10 02:38:29 +01:00
assign out_if[1].valid = my_i[1].valid;
assign out_if[1].data = my_i[1].data;
endmodule