verilator/test_regress/t/t_interface_find.v

43 lines
830 B
Systemverilog
Raw Normal View History

2024-12-02 13:20:40 +01:00
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain.
// SPDX-FileCopyrightText: 2013 Wilson Snyder
2024-12-02 13:20:40 +01:00
// SPDX-License-Identifier: CC0-1.0
// Auto-resolved by t_interface_find_ifc.v
// interface t_interface_find_ifc;
2026-03-08 23:26:40 +01:00
module t (
input clk
);
integer cyc = 1;
t_interface_find_ifc itop ();
sub c1 (
.isub(itop),
.i_value(4'h4)
);
always @(posedge clk) begin
cyc <= cyc + 1;
if (cyc == 20) begin
if (c1.i_value != 4) $stop; // 'Normal' crossref just for comparison
if (itop.value != 4) $stop;
$write("*-* All Finished *-*\n");
$finish;
end
end
2024-12-02 13:20:40 +01:00
endmodule
2026-03-08 23:26:40 +01:00
module sub (
t_interface_find_ifc isub,
input logic [3:0] i_value
);
2024-12-02 13:20:40 +01:00
2026-03-08 23:26:40 +01:00
always @* begin
isub.value = i_value;
end
2024-12-02 13:20:40 +01:00
endmodule : sub