2022-01-01 18:24:19 +01:00
// DESCRIPTION: Verilator: Verilog Test module
//
2026-01-27 02:24:34 +01:00
// This file ONLY is placed under the Creative Commons Public Domain.
// SPDX-FileCopyrightText: 2021 Wilson Snyder
2022-01-01 18:24:19 +01:00
// SPDX-License-Identifier: CC0-1.0
2025-12-21 03:46:43 +01:00
// verilog_format: off
2022-01-01 18:24:19 +01:00
`define stop $stop
`define checkh(gotv,expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d: got='h%x exp='h%x\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0)
2025-12-21 03:46:43 +01:00
// verilog_format: on
2022-01-01 18:24:19 +01:00
module t ( /*AUTOARG*/
// Inputs
2026-03-08 23:26:40 +01:00
input clk
2022-01-01 18:24:19 +01:00
) ;
integer cyc = 0 ;
logic [ 3 : 0 ] busa ;
logic [ 3 : 0 ] busb ;
// Test loop
always @ ( posedge clk ) begin
cyc < = cyc + 1 ;
if ( cyc = = 0 ) begin
busa < = 4 'b0101 ;
busb < = 4 'b0111 ;
end
else if ( cyc = = 1 ) begin
force { busa , busb } = 8 'b1111 _1101 ;
end
else if ( cyc = = 2 ) begin
`checkh ( busa , 4 'b1111 ) ;
`checkh ( busb , 4 'b1101 ) ;
end
//
else if ( cyc = = 99 ) begin
$write ( " *-* All Finished *-* \n " ) ;
$finish ;
end
end
endmodule