2019-07-06 22:26:44 +02:00
|
|
|
// DESCRIPTION: Verilator: Verilog Test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2019 Wilson Snyder
|
2020-03-21 16:24:24 +01:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2025-09-13 15:28:43 +02:00
|
|
|
module t;
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
// verilator lint_off WIDTH
|
|
|
|
|
typedef enum logic [2:0] {
|
|
|
|
|
P = 0,
|
|
|
|
|
W = 1'b1,
|
|
|
|
|
E,
|
|
|
|
|
N,
|
|
|
|
|
S
|
|
|
|
|
} Dirs;
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
typedef enum integer {
|
|
|
|
|
UP = 0,
|
|
|
|
|
UW = 1'b1
|
|
|
|
|
} UNSIZED;
|
|
|
|
|
// verilator lint_on WIDTH
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
localparam LEN = 3;
|
|
|
|
|
localparam COL = 4;
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
// verilog_format: off
|
|
|
|
|
localparam [59:0] SEQ = {LEN'(N), LEN'(E), LEN'(W), LEN'(P)
|
|
|
|
|
,LEN'(S), LEN'(E), LEN'(W), LEN'(P)
|
|
|
|
|
,LEN'(S), LEN'(N), LEN'(W), LEN'(P)
|
|
|
|
|
,LEN'(S), LEN'(N), LEN'(E), LEN'(P)
|
|
|
|
|
,LEN'(S), LEN'(N), LEN'(E), LEN'(W)};
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
bit [59:0] SE2 = {N, E, W, P
|
|
|
|
|
,S, E, W, P
|
|
|
|
|
,S, N, W, P
|
|
|
|
|
,S, N, E, P
|
|
|
|
|
,S, N, E, W};
|
|
|
|
|
// verilog_format: on
|
2019-07-06 22:26:44 +02:00
|
|
|
|
2026-03-08 23:26:40 +01:00
|
|
|
initial begin
|
|
|
|
|
if (SEQ != 60'o32104210431043204321) $stop;
|
|
|
|
|
if (SE2 != 60'o32104210431043204321) $stop;
|
|
|
|
|
$write("*-* All Finished *-*\n");
|
|
|
|
|
$finish;
|
|
|
|
|
end
|
2019-07-06 22:26:44 +02:00
|
|
|
endmodule
|