verilator/test_regress/t/t_vpi_module_empty.v

26 lines
621 B
Systemverilog
Raw Normal View History

// DESCRIPTION: Verilator: Verilog Test module
//
// This program is free software; you can redistribute it and/or modify it
// under the terms of either the GNU Lesser General Public License Version 3
// or the Perl Artistic License Version 2.0.
// SPDX-FileCopyrightText: 2023 Wilson Snyder
// SPDX-License-Identifier: LGPL-3.0-only OR Artistic-2.0
2026-03-10 02:38:29 +01:00
interface sv_if ();
logic a /*verilator public_flat_rw*/;
endinterface
module top ();
2026-03-10 02:38:29 +01:00
sv_if sv_if_i ();
2026-03-10 02:38:29 +01:00
// Workaround for bug3937:
// logic d /*verilator public_flat_rw*/;
2026-03-10 02:38:29 +01:00
initial begin
$write("*-* All Finished *-*\n");
$finish;
end
endmodule