2025-07-25 12:13:46 +02:00
|
|
|
// DESCRIPTION: Verilator: Verilog Test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2025 PlanV GmbH
|
2025-07-25 12:13:46 +02:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
|
|
|
|
|
|
module t_no_args;
|
2026-03-10 02:38:29 +01:00
|
|
|
bit [7:0] addr;
|
|
|
|
|
bit [15:0] data;
|
|
|
|
|
bit [7:0] old_addr;
|
|
|
|
|
bit [15:0] old_data;
|
|
|
|
|
int success;
|
|
|
|
|
bit valid;
|
2025-07-25 12:13:46 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
initial begin
|
|
|
|
|
old_addr = addr;
|
|
|
|
|
old_data = data;
|
2025-07-25 12:13:46 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
success = std::randomize();
|
|
|
|
|
valid = (success == 1) && (addr == old_addr) && (data == old_data);
|
|
|
|
|
if (!valid) $stop;
|
2025-07-25 12:13:46 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
$write("*-* All Finished *-*\n");
|
|
|
|
|
$finish;
|
|
|
|
|
end
|
2025-07-25 12:13:46 +02:00
|
|
|
endmodule
|