2016-09-15 02:27:20 +02:00
|
|
|
// DESCRIPTION: Verilator: Verilog Test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2016 Mandy Xu
|
2020-03-21 16:24:24 +01:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
module t #(
|
|
|
|
|
parameter [95:0] P = 1
|
|
|
|
|
) (
|
|
|
|
|
input clk
|
|
|
|
|
);
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
localparam [32:0] M = 4;
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
function [M:0] gen_matrix;
|
|
|
|
|
gen_matrix[0] = 1 >> M;
|
|
|
|
|
endfunction
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
reg [95:0] lfsr = 0;
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
|
lfsr <= (1 >> P);
|
|
|
|
|
end
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
wire [95:0] lfsr_w = 1 >> P;
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
localparam [95:0] LFSR_P = 1 >> P;
|
2016-09-15 02:27:20 +02:00
|
|
|
|
2026-03-10 02:38:29 +01:00
|
|
|
initial begin
|
|
|
|
|
$write("*-* All Finished *-*\n");
|
|
|
|
|
$finish;
|
|
|
|
|
end
|
2016-09-15 02:27:20 +02:00
|
|
|
|
|
|
|
|
endmodule
|