sv2v/test/lex/line.v

9 lines
206 B
Verilog
Raw Normal View History

2019-10-11 01:00:49 +02:00
module top;
initial begin
$display("line.sv", `__LINE__);
$display("fake.v", 102);
$display("via include: ", "./line.vh", 1);
$display("line.vh", 201);
2019-10-11 01:00:49 +02:00
end
endmodule