iverilog/PWire.h

126 lines
3.5 KiB
C
Raw Normal View History

1998-11-04 00:28:49 +01:00
#ifndef __PWire_H
#define __PWire_H
/*
2007-04-26 05:06:21 +02:00
* Copyright (c) 1998-2007 Stephen Williams (steve@icarus.com)
1998-11-04 00:28:49 +01:00
*
* This source code is free software; you can redistribute it
* and/or modify it in source code form under the terms of the GNU
* General Public License as published by the Free Software
* Foundation; either version 2 of the License, or (at your option)
* any later version.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
*/
#ifdef HAVE_CVS_IDENT
#ident "$Id: PWire.h,v 1.21 2007/05/24 04:07:11 steve Exp $"
1998-11-04 00:28:49 +01:00
#endif
# include "netlist.h"
1999-06-02 17:38:46 +02:00
# include "LineInfo.h"
2001-01-16 03:44:17 +01:00
# include <map>
# include "svector.h"
2007-04-26 05:06:21 +02:00
# include "StringHeap.h"
2001-01-16 03:44:17 +01:00
#ifdef HAVE_IOSFWD
# include <iosfwd>
#else
1998-11-04 00:28:49 +01:00
class ostream;
2001-01-16 03:44:17 +01:00
#endif
1998-11-04 00:28:49 +01:00
class PExpr;
class Design;
class discipline_t;
1998-11-04 00:28:49 +01:00
/*
* The different type of PWire::set_range() calls.
*/
enum PWSRType {SR_PORT, SR_NET, SR_BOTH};
1998-11-04 00:28:49 +01:00
/*
* Wires include nets, registers and ports. A net or register becomes
2003-01-30 17:23:07 +01:00
* a port by declaration, so ports are not separate. The module
1998-11-04 00:28:49 +01:00
* identifies a port by keeping it in its port list.
*
* The hname parameter to the constructor is a hierarchical name. It
* is the name of the wire within a module, so does not include the
* current scope or any instances. Modules contain all the wires, so
* from that perspective, sub-scopes within the module are a part of
* the wire name.
1998-11-04 00:28:49 +01:00
*/
1999-06-02 17:38:46 +02:00
class PWire : public LineInfo {
1998-11-04 00:28:49 +01:00
public:
PWire(perm_string name,
2005-07-07 18:22:49 +02:00
NetNet::Type t,
NetNet::PortType pt,
ivl_variable_type_t dt);
1998-11-04 00:28:49 +01:00
// Return a hierarchical name.
perm_string basename() const;
1998-11-04 00:28:49 +01:00
NetNet::Type get_wire_type() const;
bool set_wire_type(NetNet::Type);
NetNet::PortType get_port_type() const;
bool set_port_type(NetNet::PortType);
void set_signed(bool flag);
bool get_signed() const;
bool get_isint() const;
2005-07-07 18:22:49 +02:00
bool set_data_type(ivl_variable_type_t dt);
ivl_variable_type_t get_data_type() const;
void set_range(PExpr*msb, PExpr*lsb, PWSRType type);
void set_memory_idx(PExpr*ldx, PExpr*rdx);
void set_discipline(discipline_t*);
discipline_t* get_discipline(void) const;
2004-02-20 19:53:33 +01:00
map<perm_string,PExpr*> attributes;
1998-11-04 00:28:49 +01:00
// Write myself to the specified stream.
void dump(ostream&out, unsigned ind=4) const;
1998-11-04 00:28:49 +01:00
NetNet* elaborate_sig(Design*, NetScope*scope) const;
1998-11-04 00:28:49 +01:00
private:
perm_string name_;
NetNet::Type type_;
NetNet::PortType port_type_;
2005-07-07 18:22:49 +02:00
ivl_variable_type_t data_type_;
bool signed_;
bool isint_; // original type of integer
// These members hold expressions for the bit width of the
// wire. If they do not exist, the wire is 1 bit wide.
PExpr*port_msb_;
PExpr*port_lsb_;
bool port_set_;
PExpr*net_msb_;
PExpr*net_lsb_;
bool net_set_;
unsigned error_cnt_;
// If this wire is actually a memory, these indices will give
// me the size and address range of the memory.
PExpr*lidx_;
PExpr*ridx_;
discipline_t*discipline_;
1998-11-04 00:28:49 +01:00
private: // not implemented
PWire(const PWire&);
PWire& operator= (const PWire&);
};
#endif