681 lines
23 KiB
Plaintext
681 lines
23 KiB
Plaintext
|
|
--- replaceCell equiv: BUF_X1 -> BUF_X2 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv BUF_X1->BUF_X2
|
||
|
|
--- replaceCell equiv: BUF_X2 -> BUF_X4 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv BUF_X2->BUF_X4
|
||
|
|
--- replaceCell equiv: BUF_X4 -> BUF_X8 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv BUF_X4->BUF_X8
|
||
|
|
--- replaceCell back: BUF_X8 -> BUF_X1 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv BUF_X8->BUF_X1
|
||
|
|
--- replaceCell equiv: AND2_X1 -> AND2_X2 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv AND2_X1->AND2_X2
|
||
|
|
--- replaceCell equiv: AND2_X2 -> AND2_X4 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv AND2_X2->AND2_X4
|
||
|
|
--- replaceCell back: AND2_X4 -> AND2_X1 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv AND2_X4->AND2_X1
|
||
|
|
--- replaceCell equiv buf2: BUF_X1 -> BUF_X2 ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell equiv buf2
|
||
|
|
--- replaceCell with propagated clock ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (propagated)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (propagated)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (propagated)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (propagated)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell with propagated clock
|
||
|
|
--- setPortExtPinCap ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: setPortExtPinCap
|
||
|
|
--- setPortExtWireCap ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: setPortExtWireCap
|
||
|
|
--- setPortExtFanout ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: setPortExtFanout
|
||
|
|
--- set_load with rise/fall ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: set_load rise/fall
|
||
|
|
--- report_net ---
|
||
|
|
Net n1
|
||
|
|
Pin capacitance: 0.88-0.97
|
||
|
|
Wire capacitance: 0.00
|
||
|
|
Total capacitance: 0.88-0.97
|
||
|
|
Number of drivers: 1
|
||
|
|
Number of loads: 1
|
||
|
|
Number of pins: 2
|
||
|
|
|
||
|
|
Driver pins
|
||
|
|
and1/ZN output (AND2_X1)
|
||
|
|
|
||
|
|
Load pins
|
||
|
|
buf1/A input (BUF_X1) 0.88-0.97
|
||
|
|
|
||
|
|
Net n2
|
||
|
|
Pin capacitance: 1.06-1.14
|
||
|
|
Wire capacitance: 0.00
|
||
|
|
Total capacitance: 1.06-1.14
|
||
|
|
Number of drivers: 1
|
||
|
|
Number of loads: 1
|
||
|
|
Number of pins: 2
|
||
|
|
|
||
|
|
Driver pins
|
||
|
|
buf1/Z output (BUF_X1)
|
||
|
|
|
||
|
|
Load pins
|
||
|
|
reg1/D input (DFF_X1) 1.06-1.14
|
||
|
|
|
||
|
|
Net n3
|
||
|
|
Pin capacitance: 1.59-1.78
|
||
|
|
Wire capacitance: 0.00
|
||
|
|
Total capacitance: 1.59-1.78
|
||
|
|
Number of drivers: 1
|
||
|
|
Number of loads: 1
|
||
|
|
Number of pins: 2
|
||
|
|
|
||
|
|
Driver pins
|
||
|
|
reg1/Q output (DFF_X1)
|
||
|
|
|
||
|
|
Load pins
|
||
|
|
buf2/A input (BUF_X2) 1.59-1.78
|
||
|
|
|
||
|
|
PASS: report_net
|
||
|
|
--- setNetWireCap ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: setNetWireCap
|
||
|
|
--- Network edit: make_instance + connect + replace ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: complex network edit
|
||
|
|
--- Network edit: make multiple instances ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X2)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: multiple network edits
|
||
|
|
--- Multiple replaceCell + timing ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.09 0.09 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.11 ^ buf2/Z (BUF_X4)
|
||
|
|
0.00 0.11 ^ out1 (out)
|
||
|
|
0.11 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.11 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.89 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
Startpoint: in1 (input port clocked by clk)
|
||
|
|
Endpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: min
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
1.00 1.00 ^ input external delay
|
||
|
|
0.00 1.00 ^ in1 (in)
|
||
|
|
0.02 1.02 ^ and1/ZN (AND2_X4)
|
||
|
|
0.02 1.04 ^ buf1/Z (BUF_X4)
|
||
|
|
0.00 1.04 ^ reg1/D (DFF_X1)
|
||
|
|
1.04 data arrival time
|
||
|
|
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 clock reconvergence pessimism
|
||
|
|
0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.00 0.00 library hold time
|
||
|
|
0.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 data required time
|
||
|
|
-1.04 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
1.03 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: multiple replaceCell
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Delay Time Description
|
||
|
|
---------------------------------------------------------
|
||
|
|
0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
---------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
---------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: replaceCell restore
|
||
|
|
--- report_checks with fields after edits ---
|
||
|
|
Startpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Endpoint: out1 (output port clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: max
|
||
|
|
|
||
|
|
Fanout Cap Slew Delay Time Description
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
0.00 0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
1 0.97 0.01 0.08 0.08 ^ reg1/Q (DFF_X1)
|
||
|
|
5 0.07 0.00 0.02 0.10 ^ buf2/Z (BUF_X1)
|
||
|
|
0.00 0.00 0.10 ^ out1 (out)
|
||
|
|
0.10 data arrival time
|
||
|
|
|
||
|
|
0.00 10.00 10.00 clock clk (rise edge)
|
||
|
|
0.00 10.00 clock network delay (ideal)
|
||
|
|
0.00 10.00 clock reconvergence pessimism
|
||
|
|
-2.00 8.00 output external delay
|
||
|
|
8.00 data required time
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
8.00 data required time
|
||
|
|
-0.10 data arrival time
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
7.90 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
Startpoint: in1 (input port clocked by clk)
|
||
|
|
Endpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
|
||
|
|
Path Group: clk
|
||
|
|
Path Type: min
|
||
|
|
|
||
|
|
Fanout Cap Slew Delay Time Description
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
0.00 0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
1.00 1.00 ^ input external delay
|
||
|
|
1 0.92 0.00 0.00 1.00 ^ in1 (in)
|
||
|
|
1 0.98 0.01 0.02 1.02 ^ and1/ZN (AND2_X1)
|
||
|
|
1 1.14 0.01 0.02 1.04 ^ buf1/Z (BUF_X1)
|
||
|
|
0.01 0.00 1.04 ^ reg1/D (DFF_X1)
|
||
|
|
1.04 data arrival time
|
||
|
|
|
||
|
|
0.00 0.00 0.00 clock clk (rise edge)
|
||
|
|
0.00 0.00 clock network delay (ideal)
|
||
|
|
0.00 0.00 clock reconvergence pessimism
|
||
|
|
0.00 ^ reg1/CK (DFF_X1)
|
||
|
|
0.00 0.00 library hold time
|
||
|
|
0.00 data required time
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
0.00 data required time
|
||
|
|
-1.04 data arrival time
|
||
|
|
-----------------------------------------------------------------------------
|
||
|
|
1.04 slack (MET)
|
||
|
|
|
||
|
|
|
||
|
|
PASS: report with fields after edits
|
||
|
|
ALL PASSED
|