2018-09-28 17:54:21 +02:00
|
|
|
%module verilog
|
|
|
|
|
|
|
|
|
|
%{
|
|
|
|
|
|
|
|
|
|
// OpenSTA, Static Timing Analyzer
|
2020-03-07 03:50:37 +01:00
|
|
|
// Copyright (c) 2020, Parallax Software, Inc.
|
2018-09-28 17:54:21 +02:00
|
|
|
//
|
|
|
|
|
// This program is free software: you can redistribute it and/or modify
|
|
|
|
|
// it under the terms of the GNU General Public License as published by
|
|
|
|
|
// the Free Software Foundation, either version 3 of the License, or
|
|
|
|
|
// (at your option) any later version.
|
|
|
|
|
//
|
|
|
|
|
// This program is distributed in the hope that it will be useful,
|
|
|
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
// GNU General Public License for more details.
|
|
|
|
|
//
|
|
|
|
|
// You should have received a copy of the GNU General Public License
|
|
|
|
|
// along with this program. If not, see <https://www.gnu.org/licenses/>.
|
|
|
|
|
|
2020-04-06 01:56:38 +02:00
|
|
|
#include "VerilogReader.hh"
|
|
|
|
|
#include "VerilogWriter.hh"
|
2020-04-05 23:53:44 +02:00
|
|
|
#include "Sta.hh"
|
2018-09-28 17:54:21 +02:00
|
|
|
|
|
|
|
|
using sta::Sta;
|
|
|
|
|
using sta::NetworkReader;
|
|
|
|
|
using sta::readVerilogFile;
|
|
|
|
|
|
|
|
|
|
%}
|
|
|
|
|
|
|
|
|
|
%inline %{
|
|
|
|
|
|
|
|
|
|
bool
|
|
|
|
|
read_verilog(const char *filename)
|
|
|
|
|
{
|
|
|
|
|
Sta *sta = Sta::sta();
|
|
|
|
|
NetworkReader *network = sta->networkReader();
|
|
|
|
|
if (network) {
|
|
|
|
|
sta->readNetlistBefore();
|
2019-06-17 17:32:28 +02:00
|
|
|
return readVerilogFile(filename, network);
|
2018-09-28 17:54:21 +02:00
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
delete_verilog_reader()
|
|
|
|
|
{
|
|
|
|
|
deleteVerilogReader();
|
|
|
|
|
}
|
|
|
|
|
|
2019-06-17 06:08:00 +02:00
|
|
|
void
|
|
|
|
|
write_verilog_cmd(const char *filename,
|
2020-07-15 16:56:34 +02:00
|
|
|
bool sort,
|
2020-10-20 05:55:54 +02:00
|
|
|
bool include_pwr_gnd,
|
2020-07-15 20:56:11 +02:00
|
|
|
vector<LibertyCell*> *remove_cells)
|
2019-06-17 06:08:00 +02:00
|
|
|
{
|
2019-07-04 06:18:38 +02:00
|
|
|
// This does NOT want the SDC (cmd) network because it wants
|
|
|
|
|
// to see the sta internal names.
|
|
|
|
|
Sta *sta = Sta::sta();
|
|
|
|
|
Network *network = sta->network();
|
2020-10-20 05:55:54 +02:00
|
|
|
writeVerilog(filename, sort, include_pwr_gnd, remove_cells, network);
|
2021-02-07 18:22:59 +01:00
|
|
|
delete remove_cells;
|
2019-06-17 06:08:00 +02:00
|
|
|
}
|
|
|
|
|
|
2018-09-28 17:54:21 +02:00
|
|
|
%} // inline
|