mirror of https://github.com/VLSIDA/OpenRAM.git
53 lines
1.7 KiB
Python
Executable File
53 lines
1.7 KiB
Python
Executable File
#!/usr/bin/env python3
|
|
"""
|
|
Run a regression test on a write driver array
|
|
"""
|
|
|
|
import unittest
|
|
from testutils import header,openram_test
|
|
import sys,os
|
|
sys.path.append(os.path.join(sys.path[0],".."))
|
|
import globals
|
|
from globals import OPTS
|
|
import debug
|
|
from sram_factory import factory
|
|
|
|
class write_driver_test(openram_test):
|
|
|
|
def runTest(self):
|
|
globals.init_openram("config_20_{0}".format(OPTS.tech_name))
|
|
import write_driver_array
|
|
|
|
# check write driver array for single port
|
|
debug.info(2, "Testing write_driver_array for columns=8, word_size=8")
|
|
a = write_driver_array.write_driver_array(name="wd1", columns=8, word_size=8)
|
|
self.local_check(a)
|
|
|
|
debug.info(2, "Testing write_driver_array for columns=16, word_size=8")
|
|
a = write_driver_array.write_driver_array(name="wd2", columns=16, word_size=8)
|
|
self.local_check(a)
|
|
|
|
# check write driver array for multi-port
|
|
OPTS.bitcell = "pbitcell"
|
|
OPTS.num_rw_ports = 1
|
|
OPTS.num_w_ports = 0
|
|
OPTS.num_r_ports = 0
|
|
|
|
factory.reset()
|
|
debug.info(2, "Testing write_driver_array for columns=8, word_size=8 (multi-port case)")
|
|
a = write_driver_array.write_driver_array(name="wd3", columns=8, word_size=8)
|
|
self.local_check(a)
|
|
|
|
debug.info(2, "Testing write_driver_array for columns=16, word_size=8 (multi-port case)")
|
|
a = write_driver_array.write_driver_array(name="wd4", columns=16, word_size=8)
|
|
self.local_check(a)
|
|
|
|
globals.end_openram()
|
|
|
|
# run the test from the command line
|
|
if __name__ == "__main__":
|
|
(OPTS, args) = globals.parse_args()
|
|
del sys.argv[1:]
|
|
header(__file__, OPTS.tech_name)
|
|
unittest.main()
|