Merge branch 'dev' of github.com:VLSIDA/PrivateRAM into dev

This commit is contained in:
mrg 2021-07-09 12:31:48 -07:00
commit bd64912977
4 changed files with 18 additions and 5 deletions

View File

@ -93,9 +93,9 @@ class cell:
# It is assumed it is [nwell, pwell]
self._body_bias = body_bias
self._port_map['vnb'] = body_bias[0]
self._port_types['vnb'] = "POWER"
self._port_types['vnb'] = "GROUND"
self._port_map['vpb'] = body_bias[1]
self._port_types['vpb'] = "GROUND"
self._port_types['vpb'] = "POWER"
@property
def port_types(self):

View File

@ -52,7 +52,7 @@ class pin_layout:
from tech import layer_override_name
if layer_override[name]:
self.lpp = layer_override[name]
self.layer = "m1"
self.layer = "pwellp"
self._recompute_hash()
return
except:
@ -406,6 +406,13 @@ class pin_layout:
try:
from tech import label_purpose
try:
from tech import layer_override_purpose
if pin_layer_num in layer_override_purpose:
layer_num = layer_override_purpose[pin_layer_num][0]
label_purpose = layer_override_purpose[pin_layer_num][1]
except:
pass
except ImportError:
label_purpose = purpose

View File

@ -770,7 +770,13 @@ class VlsiLayout:
from tech import layer_override
if layer_override[label_text]:
shapes = self.getAllShapes((layer_override[label_text][0], None))
lpp = layer_override[label_text]
if not shapes:
shapes = self.getAllShapes(lpp)
else:
lpp = layer_override[label_text]
except:
pass
for boundary in shapes:

View File

@ -620,7 +620,7 @@ class bank(design.design):
self.copy_power_pins(inst, "gnd", add_vias=False)
if 'vpb' in self.bitcell_array_inst.mod.pins and 'vnb' in self.bitcell_array_inst.mod.pins:
for pin_name, supply_name in zip(['vpb','vnb'],['gnd','vdd']):
for pin_name, supply_name in zip(['vnb','vpb'],['gnd','vdd']):
self.copy_power_pins(self.bitcell_array_inst, pin_name, new_name=supply_name)
# If we use the pinvbuf as the decoder, we need to add power pins.