mirror of https://github.com/VLSIDA/OpenRAM.git
Update golden verilog results
This commit is contained in:
parent
f677c8a88d
commit
789a8a1cf0
|
|
@ -3,6 +3,10 @@
|
|||
// Word size: 2
|
||||
|
||||
module sram_2_16_1_freepdk45(
|
||||
`ifdef USE_POWER_PINS
|
||||
vdd,
|
||||
gnd,
|
||||
`endif
|
||||
// Port 0: RW
|
||||
clk0,csb0,web0,addr0,din0,dout0
|
||||
);
|
||||
|
|
@ -15,6 +19,11 @@ module sram_2_16_1_freepdk45(
|
|||
parameter VERBOSE = 1 ; //Set to 0 to only display warnings
|
||||
parameter T_HOLD = 1 ; //Delay to hold dout value after posedge. Value is arbitrary
|
||||
|
||||
module sram_2_16_1_freepdk45(
|
||||
`ifdef USE_POWER_PINS
|
||||
inout vdd;
|
||||
inout gnd;
|
||||
`endif
|
||||
input clk0; // clock
|
||||
input csb0; // active low chip select
|
||||
input web0; // active low write control
|
||||
|
|
|
|||
|
|
@ -3,6 +3,10 @@
|
|||
// Word size: 2
|
||||
|
||||
module sram_2_16_1_scn4m_subm(
|
||||
`ifdef USE_POWER_PINS
|
||||
vdd,
|
||||
gnd,
|
||||
`endif
|
||||
// Port 0: RW
|
||||
clk0,csb0,web0,addr0,din0,dout0
|
||||
);
|
||||
|
|
@ -15,6 +19,11 @@ module sram_2_16_1_scn4m_subm(
|
|||
parameter VERBOSE = 1 ; //Set to 0 to only display warnings
|
||||
parameter T_HOLD = 1 ; //Delay to hold dout value after posedge. Value is arbitrary
|
||||
|
||||
module sram_2_16_1_scn4m_subm(
|
||||
`ifdef USE_POWER_PINS
|
||||
inout vdd;
|
||||
inout gnd;
|
||||
`endif
|
||||
input clk0; // clock
|
||||
input csb0; // active low chip select
|
||||
input web0; // active low write control
|
||||
|
|
|
|||
Loading…
Reference in New Issue