Split control logic into different tests to avoid factory errors.

This commit is contained in:
Hunter Nichols 2019-06-25 14:55:28 -07:00
parent 2b07db33c8
commit 04ce3d5f45
4 changed files with 62 additions and 41 deletions

View File

@ -54,7 +54,6 @@ class replica_pbitcell(design.design):
def add_modules(self):
self.prbc = factory.create(module_type="pbitcell",replica_bitcell=True)
debug.info(1,"rbl bitcell name={}".format(self.prbc.name))
self.add_mod(self.prbc)
self.height = self.prbc.height

View File

@ -65,8 +65,6 @@ class sram_factory:
# Must have the same dictionary exactly (conservative)
if obj_kwargs == kwargs:
#debug.info(0, "Existing module: type={0} name={1} kwargs={2}".format(module_type, obj_item.name, str(kwargs)))
if module_type == 'bitcell_array':
debug.info(1,'Returning existing mod!')
return obj_item
#else:
# print("obj",obj_kwargs)

View File

@ -0,0 +1,59 @@
#!/usr/bin/env python3
# See LICENSE for licensing information.
#
#Copyright (c) 2016-2019 Regents of the University of California and The Board
#of Regents for the Oklahoma Agricultural and Mechanical College
#(acting for and on behalf of Oklahoma State University)
#All rights reserved.
#
"""
Run a regression test on a control_logic
"""
import unittest
from testutils import header,openram_test
import sys,os
sys.path.append(os.path.join(sys.path[0],".."))
import globals
from globals import OPTS
from sram_factory import factory
import debug
class control_logic_test(openram_test):
def runTest(self):
globals.init_openram("config_{0}".format(OPTS.tech_name))
import control_logic
import tech
# check control logic for multi-port
OPTS.bitcell = "pbitcell"
OPTS.replica_bitcell = "replica_pbitcell"
OPTS.num_rw_ports = 1
OPTS.num_w_ports = 1
OPTS.num_r_ports = 1
debug.info(1, "Testing sample for control_logic for multiport, only write control logic")
a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="rw")
self.local_check(a)
# OPTS.num_rw_ports = 0
# OPTS.num_w_ports = 1
debug.info(1, "Testing sample for control_logic for multiport, only write control logic")
a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="w")
self.local_check(a)
# OPTS.num_w_ports = 0
# OPTS.num_r_ports = 1
debug.info(1, "Testing sample for control_logic for multiport, only read control logic")
a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="r")
self.local_check(a)
globals.end_openram()
# run the test from the command line
if __name__ == "__main__":
(OPTS, args) = globals.parse_args()
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main()

View File

@ -26,46 +26,11 @@ class control_logic_test(openram_test):
import control_logic
import tech
# # check control logic for single port
# debug.info(1, "Testing sample for control_logic")
# a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=32)
# self.local_check(a)
# check control logic for multi-port
OPTS.bitcell = "pbitcell"
OPTS.replica_bitcell = "replica_pbitcell"
#OPTS.num_rw_ports = 1
OPTS.num_rw_ports = 0
OPTS.num_w_ports = 0
OPTS.num_r_ports = 0
# debug.info(1, "Testing sample for control_logic for multiport")
# a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8)
# self.local_check(a)
# # Check port specific control logic
# OPTS.num_rw_ports = 1
# OPTS.num_w_ports = 0
# OPTS.num_r_ports = 0
# debug.info(1, "Testing sample for control_logic for multiport, only write control logic")
# a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="rw")
# self.local_check(a)
# OPTS.num_rw_ports = 0
# OPTS.num_w_ports = 1
# debug.info(1, "Testing sample for control_logic for multiport, only write control logic")
# a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="w")
# self.local_check(a)
OPTS.num_w_ports = 0
OPTS.num_r_ports = 1
debug.info(1, "Testing sample for control_logic for multiport, only read control logic")
a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=8, port_type="r")
# check control logic for single port
debug.info(1, "Testing sample for control_logic")
a = factory.create(module_type="control_logic", num_rows=128, words_per_row=1, word_size=32)
self.local_check(a)
globals.end_openram()
# run the test from the command line
if __name__ == "__main__":
(OPTS, args) = globals.parse_args()