2019-07-11 00:56:51 +02:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
# See LICENSE for licensing information.
|
|
|
|
|
#
|
2023-01-29 07:56:27 +01:00
|
|
|
# Copyright (c) 2016-2023 Regents of the University of California, Santa Cruz
|
2019-07-11 00:56:51 +02:00
|
|
|
# All rights reserved.
|
|
|
|
|
#
|
2022-11-27 22:01:20 +01:00
|
|
|
import sys, os
|
2019-07-11 00:56:51 +02:00
|
|
|
import unittest
|
|
|
|
|
from testutils import *
|
2022-07-13 19:57:56 +02:00
|
|
|
|
2022-11-27 22:01:20 +01:00
|
|
|
import openram
|
|
|
|
|
from openram import debug
|
|
|
|
|
from openram.sram_factory import factory
|
|
|
|
|
from openram import OPTS
|
|
|
|
|
|
2019-07-11 00:56:51 +02:00
|
|
|
|
2020-04-22 02:20:29 +02:00
|
|
|
class replica_pbitcell_array_test(openram_test):
|
2019-07-11 00:56:51 +02:00
|
|
|
|
|
|
|
|
def runTest(self):
|
2019-11-17 01:44:31 +01:00
|
|
|
config_file = "{}/tests/configs/config".format(os.getenv("OPENRAM_HOME"))
|
2022-11-27 22:01:20 +01:00
|
|
|
openram.init_openram(config_file, is_unit_test=True)
|
2019-07-11 00:56:51 +02:00
|
|
|
|
2019-07-16 20:54:39 +02:00
|
|
|
OPTS.bitcell = "pbitcell"
|
|
|
|
|
OPTS.replica_bitcell = "replica_pbitcell"
|
|
|
|
|
OPTS.dummy_bitcell = "dummy_pbitcell"
|
|
|
|
|
OPTS.num_rw_ports = 1
|
|
|
|
|
OPTS.num_r_ports = 0
|
|
|
|
|
OPTS.num_w_ports = 0
|
|
|
|
|
|
|
|
|
|
debug.info(2, "Testing 4x4 array for pbitcell")
|
2020-09-09 21:02:09 +02:00
|
|
|
a = factory.create(module_type="replica_bitcell_array", cols=4, rows=4, rbl=[1, 0], left_rbl=[0])
|
2019-07-16 20:54:39 +02:00
|
|
|
self.local_check(a)
|
2020-04-22 02:20:29 +02:00
|
|
|
|
2022-11-27 22:01:20 +01:00
|
|
|
openram.end_openram()
|
|
|
|
|
|
2019-07-11 00:56:51 +02:00
|
|
|
|
|
|
|
|
# run the test from the command line
|
|
|
|
|
if __name__ == "__main__":
|
2022-11-27 22:01:20 +01:00
|
|
|
(OPTS, args) = openram.parse_args()
|
2019-07-11 00:56:51 +02:00
|
|
|
del sys.argv[1:]
|
|
|
|
|
header(__file__, OPTS.tech_name)
|
|
|
|
|
unittest.main(testRunner=debugTestRunner())
|