OpenRAM/compiler/modules/dummy_bitcell_1port.py

25 lines
773 B
Python
Raw Normal View History

2019-06-15 00:06:04 +02:00
# See LICENSE for licensing information.
#
2021-01-22 20:23:28 +01:00
# Copyright (c) 2016-2021 Regents of the University of California and The Board
2019-06-15 00:06:04 +02:00
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
import debug
from tech import cell_properties as props
from .bitcell_base import bitcell_base
2019-06-15 00:06:04 +02:00
class dummy_bitcell_1port(bitcell_base):
2019-06-15 00:06:04 +02:00
"""
A single bit cell (6T, 8T, etc.) This module implements the
single memory cell used in the design. It is a hand-made cell, so
the layout and netlist should be available in the technology
library.
"""
def __init__(self, name):
super().__init__(name, prop=props.bitcell_1port)
2019-06-15 00:06:04 +02:00
debug.info(2, "Create dummy bitcell")