OpenRAM/compiler/tests/18_port_data_spare_cols_tes...

109 lines
3.3 KiB
Python
Raw Normal View History

2020-04-14 05:09:10 +02:00
#!/usr/bin/env python3
# See LICENSE for licensing information.
#
2023-01-29 07:56:27 +01:00
# Copyright (c) 2016-2023 Regents of the University of California, Santa Cruz
2020-04-14 05:09:10 +02:00
# All rights reserved.
#
2022-11-27 22:01:20 +01:00
import sys, os
2020-04-14 05:09:10 +02:00
import unittest
from testutils import *
2022-11-27 22:01:20 +01:00
import openram
from openram import debug
from openram.sram_factory import factory
from openram import OPTS
2020-04-14 05:09:10 +02:00
2020-04-14 05:09:10 +02:00
class port_data_spare_cols_test(openram_test):
def runTest(self):
config_file = "{}/tests/configs/config".format(os.getenv("OPENRAM_HOME"))
2022-11-27 22:01:20 +01:00
openram.init_openram(config_file, is_unit_test=True)
from openram import sram_config
2020-04-14 05:09:10 +02:00
c = sram_config(word_size=8,
num_words=16,
2020-06-08 18:38:18 +02:00
num_spare_cols=3)
2020-04-14 05:09:10 +02:00
c.words_per_row=1
c.recompute_sizes()
debug.info(1, "No column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
c.num_words=32
c.words_per_row=2
c.recompute_sizes()
debug.info(1, "Two way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
c.num_words=64
c.words_per_row=4
c.num_spare_cols=3
c.recompute_sizes()
debug.info(1, "Four way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
c.word_size=2
c.num_words=128
c.words_per_row=8
c.num_spare_cols=4
c.recompute_sizes()
debug.info(1, "Eight way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2020-11-03 15:29:17 +01:00
2020-04-14 05:09:10 +02:00
OPTS.num_rw_ports = 0
OPTS.num_r_ports = 1
OPTS.num_w_ports = 1
2022-11-27 22:01:20 +01:00
openram.setup_bitcell()
2022-07-22 18:52:38 +02:00
2020-04-14 05:09:10 +02:00
c.num_words=16
c.words_per_row=1
c.recompute_sizes()
debug.info(1, "No column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=1, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2020-11-03 15:29:17 +01:00
2020-04-14 05:09:10 +02:00
c.num_words=32
c.words_per_row=2
c.recompute_sizes()
debug.info(1, "Two way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=1, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
c.num_words=64
c.words_per_row=4
c.recompute_sizes()
debug.info(1, "Four way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=1, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
c.word_size=2
c.num_words=128
c.words_per_row=8
c.recompute_sizes()
debug.info(1, "Eight way column mux")
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=0, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2023-06-08 22:10:03 +02:00
a = factory.create("port_data", sram_config=c, port=1, has_rbl=True)
2020-04-14 05:09:10 +02:00
self.local_check(a)
2020-11-03 15:29:17 +01:00
2022-11-27 22:01:20 +01:00
openram.end_openram()
2020-11-03 15:29:17 +01:00
2020-04-14 05:09:10 +02:00
# run the test from the command line
if __name__ == "__main__":
2022-11-27 22:01:20 +01:00
(OPTS, args) = openram.parse_args()
2020-04-14 05:09:10 +02:00
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main(testRunner=debugTestRunner())