mirror of https://github.com/YosysHQ/yosys.git
signorm: disable passes that use rewrite_sigspecs
This commit is contained in:
parent
961c9a90d6
commit
c01d88c303
|
|
@ -145,6 +145,9 @@ struct SplitnetsPass : public Pass {
|
|||
}
|
||||
extra_args(args, argidx, design);
|
||||
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
// module_ports_db[module_name][old_port_name] = new_port_name_list
|
||||
dict<IdString, dict<IdString, vector<IdString>>> module_ports_db;
|
||||
|
||||
|
|
|
|||
|
|
@ -319,6 +319,9 @@ struct EquivMiterPass : public Pass {
|
|||
worker.miter_name = RTLIL::escape_id(args[argidx++]);
|
||||
extra_args(args, argidx, design);
|
||||
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
if (design->module(worker.miter_name))
|
||||
log_cmd_error("Miter module %s already exists.\n", log_id(worker.miter_name));
|
||||
|
||||
|
|
|
|||
|
|
@ -827,6 +827,8 @@ struct FreducePass : public Pass {
|
|||
break;
|
||||
}
|
||||
extra_args(args, argidx, design);
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
int bitcount = 0;
|
||||
for (auto module : design->selected_modules()) {
|
||||
|
|
|
|||
|
|
@ -1834,6 +1834,7 @@ struct Abc9OpsPass : public Pass {
|
|||
extra_args(args, argidx, design);
|
||||
|
||||
// TODO Disabled signorm because swap_names breaks fanout logic
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
if (!valid)
|
||||
|
|
|
|||
|
|
@ -71,6 +71,8 @@ struct ConstmapPass : public Pass {
|
|||
}
|
||||
extra_args(args, argidx, design);
|
||||
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
if (design->has(celltype)) {
|
||||
Module *existing = design->module(celltype);
|
||||
|
|
|
|||
|
|
@ -105,6 +105,9 @@ struct HilomapPass : public Pass {
|
|||
}
|
||||
extra_args(args, argidx, design);
|
||||
|
||||
// TODO disable signorm due to rewrite_sigspecs assert
|
||||
design->sigNormalize(false);
|
||||
|
||||
for (auto mod : design->selected_modules())
|
||||
{
|
||||
module = mod;
|
||||
|
|
|
|||
Loading…
Reference in New Issue