signorm: disable passes that use rewrite_sigspecs

This commit is contained in:
Emil J. Tywoniak 2026-03-17 17:35:57 +01:00
parent 961c9a90d6
commit c01d88c303
6 changed files with 14 additions and 0 deletions

View File

@ -145,6 +145,9 @@ struct SplitnetsPass : public Pass {
}
extra_args(args, argidx, design);
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
// module_ports_db[module_name][old_port_name] = new_port_name_list
dict<IdString, dict<IdString, vector<IdString>>> module_ports_db;

View File

@ -319,6 +319,9 @@ struct EquivMiterPass : public Pass {
worker.miter_name = RTLIL::escape_id(args[argidx++]);
extra_args(args, argidx, design);
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
if (design->module(worker.miter_name))
log_cmd_error("Miter module %s already exists.\n", log_id(worker.miter_name));

View File

@ -827,6 +827,8 @@ struct FreducePass : public Pass {
break;
}
extra_args(args, argidx, design);
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
int bitcount = 0;
for (auto module : design->selected_modules()) {

View File

@ -1834,6 +1834,7 @@ struct Abc9OpsPass : public Pass {
extra_args(args, argidx, design);
// TODO Disabled signorm because swap_names breaks fanout logic
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
if (!valid)

View File

@ -71,6 +71,8 @@ struct ConstmapPass : public Pass {
}
extra_args(args, argidx, design);
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
if (design->has(celltype)) {
Module *existing = design->module(celltype);

View File

@ -105,6 +105,9 @@ struct HilomapPass : public Pass {
}
extra_args(args, argidx, design);
// TODO disable signorm due to rewrite_sigspecs assert
design->sigNormalize(false);
for (auto mod : design->selected_modules())
{
module = mod;