yosys/techlibs/xilinx/dsp_map.v

50 lines
866 B
Coq
Raw Normal View History

module \$__MUL25X18 (input [24:0] A, input [17:0] B, output [42:0] Y);
2019-07-19 06:02:49 +02:00
parameter A_SIGNED = 0;
parameter B_SIGNED = 0;
parameter A_WIDTH = 0;
parameter B_WIDTH = 0;
parameter Y_WIDTH = 0;
2019-07-15 23:18:44 +02:00
wire [47:0] P_48;
DSP48E1 #(
// Disable all registers
.ACASCREG(0),
.ADREG(0),
.A_INPUT("DIRECT"),
.ALUMODEREG(0),
.AREG(0),
.BCASCREG(0),
.B_INPUT("DIRECT"),
.BREG(0),
.CARRYINREG(0),
.CARRYINSELREG(0),
.CREG(0),
.DREG(0),
.INMODEREG(0),
.MREG(0),
.OPMODEREG(0),
2019-09-10 05:56:29 +02:00
.PREG(0),
.USE_MULT("MULTIPLY"),
2019-09-13 02:10:43 +02:00
.USE_SIMD("ONE48"),
.USE_DPORT("FALSE")
2019-07-15 23:18:44 +02:00
) _TECHMAP_REPLACE_ (
//Data path
2019-07-17 00:54:27 +02:00
.A({{5{A[24]}}, A}),
.B(B),
2019-07-15 23:18:44 +02:00
.C(48'b0),
2019-09-20 00:55:49 +02:00
.D(25'b0),
2019-07-15 23:18:44 +02:00
.P(P_48),
2019-08-08 19:44:35 +02:00
.INMODE(5'b00000),
2019-07-15 23:18:44 +02:00
.ALUMODE(4'b0000),
.OPMODE(7'b000101),
.CARRYINSEL(3'b000),
.ACIN(30'b0),
.BCIN(18'b0),
.PCIN(48'b0),
.CARRYIN(1'b0)
);
assign Y = P_48;
endmodule