yosys/tests/arch/anlogic/dffs.ys

21 lines
803 B
Plaintext
Raw Normal View History

2019-10-18 12:19:59 +02:00
read_verilog ../common/dffs.v
2019-10-04 11:00:49 +02:00
design -save read
hierarchy -top dff
2019-10-18 09:06:43 +02:00
proc
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
2019-10-04 11:00:49 +02:00
cd dff # Constrain all select calls below inside the top module
select -assert-count 1 t:AL_MAP_SEQ
select -assert-none t:AL_MAP_SEQ %% t:* %D
design -load read
hierarchy -top dffe
2019-10-18 09:06:43 +02:00
proc
2019-10-04 11:00:49 +02:00
equiv_opt -assert -map +/anlogic/cells_sim.v synth_anlogic # equivalency check
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd dffe # Constrain all select calls below inside the top module
select -assert-count 1 t:AL_MAP_LUT3
2019-10-04 11:00:49 +02:00
select -assert-count 1 t:AL_MAP_SEQ
select -assert-none t:AL_MAP_LUT3 t:AL_MAP_SEQ %% t:* %D