yosys/tests/arch/xilinx/latches.ys

35 lines
1.2 KiB
Plaintext
Raw Permalink Normal View History

2019-10-18 12:19:59 +02:00
read_verilog ../common/latches.v
2019-09-10 07:08:03 +02:00
design -save read
2019-09-27 21:50:20 +02:00
2019-10-04 09:24:22 +02:00
hierarchy -top latchp
2019-10-18 08:06:57 +02:00
proc
2019-12-28 16:22:24 +01:00
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
2019-10-04 09:24:22 +02:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd latchp # Constrain all select calls below inside the top module
select -assert-count 1 t:LDCE
2019-09-27 21:50:20 +02:00
select -assert-none t:LDCE %% t:* %D
2019-10-04 09:24:22 +02:00
design -load read
hierarchy -top latchn
2019-10-18 08:06:57 +02:00
proc
2019-12-28 16:22:24 +01:00
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
2019-10-04 09:24:22 +02:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd latchn # Constrain all select calls below inside the top module
select -assert-count 1 t:LDCE
select -assert-none t:LDCE %% t:* %D
2019-10-04 09:24:22 +02:00
design -load read
hierarchy -top latchsr
2019-10-18 08:06:57 +02:00
proc
2019-12-28 16:22:24 +01:00
equiv_opt -async2sync -assert -map +/xilinx/cells_sim.v synth_xilinx -noiopad # equivalency check
2019-10-04 09:24:22 +02:00
design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design)
cd latchsr # Constrain all select calls below inside the top module
select -assert-count 1 t:LDCE
2019-09-27 21:50:20 +02:00
select -assert-count 2 t:LUT3
2019-10-04 09:24:22 +02:00
select -assert-none t:LDCE t:LUT3 %% t:* %D