46 lines
1.5 KiB
Plaintext
46 lines
1.5 KiB
Plaintext
v {xschem version=3.4.4 file_version=1.2
|
|
*
|
|
* This file is part of XSCHEM,
|
|
* a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit
|
|
* simulation.
|
|
* Copyright (C) 1998-2024 Stefan Frederik Schippers
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
|
}
|
|
G {}
|
|
K {type=primitive
|
|
function1="0 ~"
|
|
format="@name @@A @VGND @VNB @VPB @VPWR @@Y @prefix\\\\inv_1"
|
|
template="name=x1 VGND=VGND VNB=VNB VPB=VPB VPWR=VPWR prefix=sky130_fd_sc_hd__ "
|
|
extra="VGND VNB VPB VPWR prefix"
|
|
highlight=true
|
|
|
|
}
|
|
V {}
|
|
S {}
|
|
E {}
|
|
L 4 -20 -20 -20 20 {}
|
|
L 4 -20 -20 20 0 {}
|
|
L 4 -20 20 20 0 {}
|
|
L 4 30 0 40 0 {}
|
|
L 4 -40 0 -20 0 {}
|
|
B 5 -42.5 -2.5 -37.5 2.5 {name=A dir=in goto=1}
|
|
B 5 37.5 -2.5 42.5 2.5 {name=Y dir=out }
|
|
A 4 25 0 5 180 360 {}
|
|
T {A} -35 -14 0 0 0.2 0.2 {}
|
|
T {Y} 35 -14 0 1 0.2 0.2 {}
|
|
T {@name} 2.5 15 0 0 0.2 0.2 {}
|
|
T {@symname} -7.5 -25 0 0 0.2 0.2 {}
|