56 lines
1.8 KiB
XML
56 lines
1.8 KiB
XML
v {xschem version=3.4.5 file_version=1.2
|
|
*
|
|
* This file is part of XSCHEM,
|
|
* a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit
|
|
* simulation.
|
|
* Copyright (C) 1998-2024 Stefan Frederik Schippers
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
|
}
|
|
G {}
|
|
K {type=subcircuit
|
|
format="@name @pinlist @symname WN_FB=@WN_FB WP_FB=@WP_FB"
|
|
template="name=X1 WN_FB=1u WP_FB=2u"}
|
|
V {}
|
|
S {}
|
|
E {}
|
|
P 2 5 160 -930 160 -120 610 -120 610 -930 160 -930 {dash=5}
|
|
T {@name} 250 -965 0 0 0.5 0.5 {}
|
|
T {@symname} 253.75 -115 0 0 0.5 0.5 {}
|
|
N 190 -690 190 -300 {lab=A}
|
|
N 550 -690 550 -300 {lab=Y}
|
|
N 550 -240 550 -200 { lab=0}
|
|
N 190 -300 210 -300 {
|
|
lab=A}
|
|
N 520 -300 550 -300 {
|
|
lab=Y}
|
|
N 520 -690 550 -690 {
|
|
lab=Y}
|
|
N 190 -690 210 -690 {
|
|
lab=A}
|
|
N 160 -300 190 -300 {
|
|
lab=A}
|
|
C {cmos_inv.sch} 150 -70 0 0 {name=X2 WN=15u WP=45u LLN=3u LLP=3u}
|
|
C {cmos_inv.sch} 580 -460 0 1 {name=X1 WN=WN_FB WP=WP_FB LLN=3u LLP=3u}
|
|
C {iopin.sym} 160 -300 0 1 {name=p1 lab=A}
|
|
C {title.sym} 160 -30 0 0 {name=l1 author="Stefan Schippers"}
|
|
C {capa.sym} 550 -270 0 0 {name=C1
|
|
m=1
|
|
value=10f
|
|
footprint=1206
|
|
device="ceramic capacitor"}
|
|
C {gnd.sym} 550 -200 0 0 {name=l2 lab=0}
|
|
C {lab_pin.sym} 550 -550 0 0 {name=l3 sig_type=std_logic lab=Y}
|