Fix loss of clock attribute in Dfg variable removal (#6453)
This commit is contained in:
parent
08be65a7dd
commit
bbcb9315f3
|
|
@ -255,7 +255,7 @@ class DataflowOptimize final {
|
|||
|
||||
static void markExternallyReferencedVariables(AstNetlist* netlistp, bool scoped) {
|
||||
netlistp->foreach([scoped](AstNode* nodep) {
|
||||
// Check variabel flags
|
||||
// Check variable flags
|
||||
if (scoped) {
|
||||
if (AstVarScope* const vscp = VN_CAST(nodep, VarScope)) {
|
||||
const AstVar* const varp = vscp->varp();
|
||||
|
|
|
|||
|
|
@ -79,7 +79,7 @@ class DfgRegularize final {
|
|||
}
|
||||
|
||||
// Given a variable and its driver, return true iff the variable can be
|
||||
// repalced with its driver. Record replacement to be applied in the Ast
|
||||
// replaced with its driver. Record replacement to be applied in the Ast
|
||||
// in user2p of the replaced variable.
|
||||
bool replaceable(DfgVertexVar* varp, DfgVertex* srcp) {
|
||||
// The given variable has no external references, and is read in the module
|
||||
|
|
@ -92,8 +92,10 @@ class DfgRegularize final {
|
|||
if (const DfgVarPacked* const drvp = srcp->cast<DfgVarPacked>()) {
|
||||
// Record replacement
|
||||
nodep->user2p(drvp->nodep());
|
||||
// The repalcement will be read in the module, mark as such so it doesn't get removed.
|
||||
// The replacement will be read in the module, mark as such so it doesn't get removed.
|
||||
drvp->setHasModRdRefs();
|
||||
drvp->varp()->propagateAttrFrom(varp->varp());
|
||||
if (varp->varp()->isUsedClock()) drvp->varp()->usedClock(true);
|
||||
return true;
|
||||
}
|
||||
|
||||
|
|
|
|||
|
|
@ -0,0 +1,18 @@
|
|||
#!/usr/bin/env python3
|
||||
# DESCRIPTION: Verilator: Verilog Test driver/expect definition
|
||||
#
|
||||
# Copyright 2025 by Wilson Snyder. This program is free software; you
|
||||
# can redistribute it and/or modify it under the terms of either the GNU
|
||||
# Lesser General Public License Version 3 or the Perl Artistic License
|
||||
# Version 2.0.
|
||||
# SPDX-License-Identifier: LGPL-3.0-only OR Artistic-2.0
|
||||
|
||||
import vltest_bootstrap
|
||||
|
||||
test.scenarios('vlt')
|
||||
|
||||
test.compile(verilator_flags2=["--hierarchical", "--trace"])
|
||||
|
||||
test.execute()
|
||||
|
||||
test.passes()
|
||||
|
|
@ -0,0 +1,48 @@
|
|||
// DESCRIPTION: Verilator: Verilog Test module
|
||||
//
|
||||
// This file ONLY is placed into the Public Domain, for any use,
|
||||
// without warranty, 2025 by Antmicro.
|
||||
// SPDX-License-Identifier: CC0-1.0
|
||||
|
||||
`define stop $stop
|
||||
`define checkd(gotv,
|
||||
expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d: got=%0d exp=%0d\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0);
|
||||
|
||||
module sub (
|
||||
input clk,
|
||||
input b
|
||||
); /*verilator hier_block*/
|
||||
reg tmp_clk;
|
||||
assign tmp_clk = clk;
|
||||
|
||||
always @(posedge tmp_clk) begin
|
||||
$display("[%0t] triggered by clk", $time);
|
||||
end
|
||||
|
||||
int count = 0;
|
||||
always @(b) begin
|
||||
`ifdef TEST_VERBOSE
|
||||
$display("[%0t] triggered by b", $time);
|
||||
`endif
|
||||
++count;
|
||||
end
|
||||
final `checkd(count, 2);
|
||||
endmodule
|
||||
|
||||
module t ( /*AUTOARG*/
|
||||
// Inputs
|
||||
clk
|
||||
);
|
||||
input clk;
|
||||
logic b = 1;
|
||||
|
||||
sub sub (.*);
|
||||
|
||||
int cyc = 0;
|
||||
always @(posedge clk) begin
|
||||
cyc <= cyc + 1;
|
||||
if (cyc >= 2) begin
|
||||
$finish;
|
||||
end
|
||||
end
|
||||
endmodule
|
||||
Loading…
Reference in New Issue