Fix core dump on bad dotted reference.
This commit is contained in:
parent
eb5aad94f1
commit
70eceae3d8
|
|
@ -2739,13 +2739,15 @@ private:
|
||||||
ok = m_ds.m_dotPos == DP_SCOPE;
|
ok = m_ds.m_dotPos == DP_SCOPE;
|
||||||
} else if (const AstNodeFTask* const ftaskp = VN_CAST(foundp->nodep(), NodeFTask)) {
|
} else if (const AstNodeFTask* const ftaskp = VN_CAST(foundp->nodep(), NodeFTask)) {
|
||||||
if (!ftaskp->isFunction()) {
|
if (!ftaskp->isFunction()) {
|
||||||
// The condition is true for tasks, properties and void functions.
|
|
||||||
// In these cases, the parentheses may be skipped.
|
|
||||||
AstFuncRef* const funcRefp
|
|
||||||
= new AstFuncRef{nodep->fileline(), nodep->name(), nullptr};
|
|
||||||
nodep->replaceWith(funcRefp);
|
|
||||||
VL_DO_DANGLING(pushDeletep(nodep), nodep);
|
|
||||||
ok = m_ds.m_dotPos == DP_NONE;
|
ok = m_ds.m_dotPos == DP_NONE;
|
||||||
|
if (ok) {
|
||||||
|
// The condition is true for tasks, properties and void functions.
|
||||||
|
// In these cases, the parentheses may be skipped.
|
||||||
|
AstFuncRef* const funcRefp
|
||||||
|
= new AstFuncRef{nodep->fileline(), nodep->name(), nullptr};
|
||||||
|
nodep->replaceWith(funcRefp);
|
||||||
|
VL_DO_DANGLING(pushDeletep(nodep), nodep);
|
||||||
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
//
|
//
|
||||||
|
|
|
||||||
|
|
@ -0,0 +1,4 @@
|
||||||
|
%Error: t/t_var_xref_bad.v:11:12: Found definition of 'tsk' as a TASK but expected a scope/variable
|
||||||
|
11 | initial tsk.bad_missing_ref = 0;
|
||||||
|
| ^~~
|
||||||
|
%Error: Exiting due to
|
||||||
|
|
@ -0,0 +1,19 @@
|
||||||
|
#!/usr/bin/env perl
|
||||||
|
if (!$::Driver) { use FindBin; exec("$FindBin::Bin/bootstrap.pl", @ARGV, $0); die; }
|
||||||
|
# DESCRIPTION: Verilator: Verilog Test driver/expect definition
|
||||||
|
#
|
||||||
|
# Copyright 2003 by Wilson Snyder. This program is free software; you
|
||||||
|
# can redistribute it and/or modify it under the terms of either the GNU
|
||||||
|
# Lesser General Public License Version 3 or the Perl Artistic License
|
||||||
|
# Version 2.0.
|
||||||
|
# SPDX-License-Identifier: LGPL-3.0-only OR Artistic-2.0
|
||||||
|
|
||||||
|
scenarios(linter => 1);
|
||||||
|
|
||||||
|
lint(
|
||||||
|
fails => $Self->{vlt_all},
|
||||||
|
expect_filename => $Self->{golden_filename},
|
||||||
|
);
|
||||||
|
|
||||||
|
ok(1);
|
||||||
|
1;
|
||||||
|
|
@ -0,0 +1,12 @@
|
||||||
|
// DESCRIPTION: Verilator: Verilog Test module
|
||||||
|
//
|
||||||
|
// This file ONLY is placed under the Creative Commons Public Domain, for
|
||||||
|
// any use, without warranty, 2023 by Wilson Snyder.
|
||||||
|
// SPDX-License-Identifier: CC0-1.0
|
||||||
|
|
||||||
|
module t;
|
||||||
|
task tsk;
|
||||||
|
endtask
|
||||||
|
|
||||||
|
initial tsk.bad_missing_ref = 0;
|
||||||
|
endmodule
|
||||||
Loading…
Reference in New Issue