2020-11-09 04:43:32 +01:00
|
|
|
// DESCRIPTION: Verilator: SystemVerilog interface test module
|
|
|
|
|
//
|
2026-01-27 02:24:34 +01:00
|
|
|
// This file ONLY is placed under the Creative Commons Public Domain.
|
|
|
|
|
// SPDX-FileCopyrightText: 2020 Thierry Tambe
|
2020-11-09 04:43:32 +01:00
|
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
|
|
|
|
|
|
module t ();
|
|
|
|
|
|
|
|
|
|
sub sub [1] ();
|
|
|
|
|
|
|
|
|
|
ahb_slave_intf AHB_S[1]();
|
|
|
|
|
|
|
|
|
|
AHB_MEM uMEM(.S(AHB_S[0]));
|
|
|
|
|
// AHB_MEM uMEM(.S(AHB_S[0].source));
|
|
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
|
|
module sub;
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
|
|
module AHB_MEM
|
|
|
|
|
(
|
|
|
|
|
ahb_slave_intf.source S
|
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
|
|
interface ahb_slave_intf
|
|
|
|
|
();
|
|
|
|
|
|
|
|
|
|
logic [31:0] HADDR;
|
|
|
|
|
|
|
|
|
|
modport source (input HADDR);
|
|
|
|
|
|
|
|
|
|
endinterface
|