2023-05-07 03:41:17 +02:00
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2023 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
`define stop $stop
2025-04-04 03:26:53 +02:00
`define checkp(gotv,expv_s) do begin string gotv_s; gotv_s = $sformatf("%p", gotv); if ((gotv_s) != (expv_s)) begin $write("%%Error: %s:%0d: got='%s' exp='%s'\n", `__FILE__,`__LINE__, (gotv_s), (expv_s)); `stop; end end while(0);
2023-05-07 03:41:17 +02:00
typedef struct {
struct {
struct {
logic [ 31 : 0 ] next ;
} val ;
} el [ 1 ] ;
} pstr_t ;
module t ( /*AUTOARG*/ ) ;
typedef struct {
struct {
struct {
logic [ 31 : 0 ] next ;
} val ;
} el [ 1 ] ;
} str_t ;
str_t str ;
pstr_t pstr ;
initial begin
str . el [ 0 ] . val . next = 6 ;
2024-07-20 12:51:50 +02:00
`checkp ( str , " '{el:'{'{val:'{next:'h6}}} } " ) ;
2023-05-07 03:41:17 +02:00
pstr . el [ 0 ] . val . next = 6 ;
2024-07-20 12:51:50 +02:00
`checkp ( str , " '{el:'{'{val:'{next:'h6}}} } " ) ;
2023-05-07 03:41:17 +02:00
$write ( " *-* All Finished *-* \n " ) ;
$finish ;
end
endmodule